Part Number Hot Search : 
3843CP SN66020B LA4550 LRB06451 EMIF04 N7002 T5100280 PIC16
Product Description
Full Text Search
 

To Download 7FLITES2 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 ST7LITE0x, ST7LITESx
www..com
8-BIT MICROCONTROLLER WITH SINGLE VOLTAGE FLASH MEMORY, DATA EEPROM, ADC, TIMERS, SPI
Memories - 1K or 1.5K bytes single voltage Flash Program memory with read-out protection, In-Circuit and In-Application Programming (ICP and IAP). 10K write/erase cycles guaranteed, data retention: 20 years at 55C. - 128 bytes RAM. - 128 bytes data EEPROM with read-out protection. 300K write/erase cycles guaranteed, data retention: 20 years at 55C. Clock, Reset and Supply Management - 3-level low voltage supervisor (LVD) and auxiliary voltage detector (AVD) for safe poweron/off procedures - Clock sources: internal 1MHz RC 1% oscillator or external clock - PLL x4 or x8 for 4 or 8 MHz internal clock - Four Power Saving Modes: Halt, Active-Halt, Wait and Slow Interrupt Management - 10 interrupt vectors plus TRAP and RESET - 4 external interrupt lines (on 4 vectors) I/O Ports - 13 multifunctional bidirectional I/O lines - 9 alternate function lines - 6 high sink outputs 2 Timers - One 8-bit Lite Timer (LT) with prescaler including: watchdog, 1 realtime base and 1 input capture.
DIP16
SO16 150"
QFN20 - One 12-bit Auto-reload Timer (AT) with output compare function and PWM
1 Communication Interface - SPI synchronous serial interface A/D Converter - 8-bit resolution for 0 to VDD - Fixed gain Op-amp for 11-bit resolution in 0 to 250 mV range (@ 5V VDD) - 5 input channels Instruction Set - 8-bit data manipulation - 63 basic instructions with illegal opcode detection - 17 main addressing modes - 8 x 8 unsigned multiply instruction Development Tools - Full hardware/software development package

Device Summary
Features
Program memory - bytes RAM (stack) - bytes Data EEPROM - bytes Peripherals Operating Supply CPU Frequency Operating Temperature Packages
ST7SUPERLITE ST7LITES2 ST7LITES5
ST7LITE02
ST7LITE0x ST7LITE05
ST7LITE09
1K 1K 1.5K 128 (64) 128 (64) 128 (64) LT Timer w/ Wdg, LT Timer w/ Wdg, LT Timer w/ Wdg, AT Timer w/ 1 PWM, AT Timer w/ 1 PWM, AT Timer w/ 1 PWM, SPI SPI, 8-bit ADC SPI 2.4V to 5.5V 1MHz RC 1% + PLLx4/8MHz -40C to +85C SO16 150", DIP16, QFN20
1.5K 1.5K 128 (64) 128 (64) 128 LT Timer w/ Wdg, AT Timer w/ 1 PWM, SPI, 8-bit ADC w/ Op-Amp
Rev 5
October 2006 1/125
1
Table of Contents
ST7LITE0x, ST7LITESx . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 www..com
1 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 2 PIN DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 3 REGISTER & MEMORY MAP . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 4 FLASH PROGRAM MEMORY . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 4.1 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 4.2 4.3 4.4 4.5 4.6 4.7 MAIN FEATURES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 PROGRAMMING MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 ICC INTERFACE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 MEMORY PROTECTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 RELATED DOCUMENTATION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 REGISTER DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
5 DATA EEPROM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 5.1 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 5.2 5.3 5.4 5.5 5.6 5.7 MAIN FEATURES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 MEMORY ACCESS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 POWER SAVING MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 ACCESS ERROR HANDLING . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 DATA EEPROM READ-OUT PROTECTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 REGISTER DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
6 CENTRAL PROCESSING UNIT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 6.1 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 6.2 6.3 MAIN FEATURES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 CPU REGISTERS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
7 SUPPLY, RESET AND CLOCK MANAGEMENT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 7.1 INTERNAL RC OSCILLATOR ADJUSTMENT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 7.2 7.3 7.4 PHASE LOCKED LOOP . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 REGISTER DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 RESET SEQUENCE MANAGER (RSM) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
8 INTERRUPTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 8.1 NON MASKABLE SOFTWARE INTERRUPT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 8.2 8.3 8.4 EXTERNAL INTERRUPTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 PERIPHERAL INTERRUPTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 SYSTEM INTEGRITY MANAGEMENT (SI) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
9 POWER SAVING MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 9.1 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 9.2 9.3 9.4 SLOW MODE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 WAIT MODE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 ACTIVE-HALT AND HALT MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 125. 40 ...
10 I/O PORTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43
2/125
2
Table of Contents
10.1 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 10.2 FUNCTIONAL DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 10.3 UNUSED I/O PINS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 10.4 LOW POWER MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 10.5 INTERRUPTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 10.6 I/O PORT IMPLEMENTATION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 11 ON-CHIP PERIPHERALS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 11.1 LITE TIMER (LT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 11.2 12-BIT AUTORELOAD TIMER (AT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54 11.3 SERIAL PERIPHERAL INTERFACE (SPI) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 11.4 8-BIT A/D CONVERTER (ADC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 12 INSTRUCTION SET . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76 12.1 ST7 ADDRESSING MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76 12.2 INSTRUCTION GROUPS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 79 13 ELECTRICAL CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 13.1 PARAMETER CONDITIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 13.2 ABSOLUTE MAXIMUM RATINGS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83 13.3 OPERATING CONDITIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 13.4 SUPPLY CURRENT CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 90 13.5 CLOCK AND TIMING CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 92 13.6 MEMORY CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93 13.7 EMC CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 94 13.8 I/O PORT PIN CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 96 13.9 CONTROL PIN CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 101 13.10 COMMUNICATION INTERFACE CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . 103 13.11 8-BIT ADC CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 105 14 PACKAGE CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 110 14.1 PACKAGE MECHANICAL DATA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 110 14.2 THERMAL CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 112 14.3 SOLDERING INFORMATION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 113 15 DEVICE CONFIGURATION AND ORDERING INFORMATION . . . . . . . . . . . . . . . . . . . . . . . 114 15.1 OPTION BYTES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 114 15.2 DEVICE ORDERING INFORMATION AND TRANSFER OF CUSTOMER CODE . . . . 116 15.3 DEVELOPMENT TOOLS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 118 15.4 ST7 APPLICATION NOTES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 119 16 KNOWN LIMITATIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122 16.1 EXECUTION OF BTJX INSTRUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122 16.2 IN-CIRCUIT PROGRAMMING OF DEVICES PREVIOUSLY PROGRAMMED WITH HARDWARE WATCHDOG OPTION 122 16.3 IN-CIRCUIT DEBUGGING WITH HARDWARE WATCHDOG . . . . . . . . . . . . . . . . . . . 122 16.4 RECOMMENDATIONS WHEN LVD IS ENABLED . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122 16.5 CLEARING ACTIVE INTERRUPTS OUTSIDE INTERRUPT ROUTINE . . . . . . . . . . . . 122
www..com
3/125
3
Table of Contents
17 REVISION HISTORY . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 123
www..com
To obtain the most recent version of this datasheet, please check at www.st.com>products>technical literature>datasheet
Please also pay special attention to the Section "KNOWN LIMITATIONS" on page 122.
4/125
1
ST7LITE0x, ST7LITESx
1 INTRODUCTION
The www..comand ST7LITE0x ST7SUPERLITE (ST7LITESx) are members of the ST7 microcontroller family. All ST7 devices are based on a common industry-standard 8-bit core, featuring an enhanced instruction set. The ST7LITE0x and ST7SUPERLITE feature FLASH memory with byte-by-byte In-Circuit Programming (ICP) and In-Application Programming (IAP) capability. Under software control, the ST7LITE0x and ST7SUPERLITE devices can be placed in WAIT, SLOW, or HALT mode, reducing power consumption when the application is in idle or standby state. Figure 1. General Block Diagram The enhanced instruction set and addressing modes of the ST7 offer both power and flexibility to software developers, enabling the design of highly efficient and compact application code. In addition to standard 8-bit data management, all ST7 microcontrollers feature true bit manipulation, 8x8 unsigned multiplication and indirect addressing modes. For easy reference, all parametric data are located in section 13 on page 82.
1 MHz. RC OSC + PLL x 4 or x 8
LVD/AVD VDD VSS RESET POWER SUPPLY
Internal CLOCK
LITE TIMER w/ WATCHDOG PORT A
ADDRESS AND DATA BUS
PA7:0 (8 bits)
CONTROL 8-BIT CORE ALU FLASH MEMORY (1 or 1.5K Bytes)
12-BIT AUTORELOAD TIMER
SPI PB4:0 (5 bits)
PORT B
8-BIT ADC RAM (128 Bytes)
DATA EEPROM (128 Bytes)
5/125
1
ST7LITE0x, ST7LITESx
2 PIN DESCRIPTION
Figure 2. 16-Pin SO and DIP Package Pinout www..com
k
VSS VDD RESET SS/AIN0/PB0 SCK/AIN1/PB1 MISO/AIN2/PB2 MOSI/AIN3/PB3 CLKIN/AIN4/PB4
1 2 3 4 ei3 5 6 7 ei2 8
ei0 16 15 14 13 12 11 10 ei1 9
PA0 (HS)/LTIC PA1 (HS) PA2 (HS)/ATPWM0 PA3 (HS) PA4 (HS) PA5 (HS)/ICCDATA PA6/MCO/ICCCLK PA7
(HS) 20mA high sink capability eix associated external interrupt vector
6/125
1
ST7LITE0x, ST7LITESx
PIN DESCRIPTION (Cont'd) Legend / Abbreviations for Table 1: Type:www..com O = output, S = supply I = input, In/Output level: C= CMOS 0.15VDD/0.85VDD with input trigger CT= CMOS 0.3VDD/0.7VDD with input trigger Output level: HS = 20mA high sink (on N-buffer only) Port and control configuration: - Input: float = floating, wpu = weak pull-up, int = interrupt 1), ana = analog - Output: OD = open drain, PP = push-pull Table 1. Device Pin Description
Pin n SO16/DIP16 Type Pin Name Level Output Port / Control Input float wpu ana int Output OD PP Main Function (after reset) Alternate Function
1 2 3
VSS VDD RESET
S S I/O CT X X
Input
Ground Main power supply Top priority non maskable interrupt (active low) ADC Analog Input 0 or SPI Slave Select (active low) Caution: No negative current injection allowed on this pin. For details, refer to section 13.2.2 on page 83 ADC Analog Input 1 or SPI Clock Caution: No negative current injection allowed on this pin. For details, refer to section 13.2.2 on page 83 ADC Analog Input 2 or SPI Master In/ Slave Out Data ADC Analog Input 3 or SPI Master Out / Slave In Data ADC Analog Input 4 or External clock input Main Clock Output/In Circuit Communication Clock. Caution: During normal operation this pin must be pulled- up, internally or externally (external pull-up of 10k mandatory in noisy environment). This is to avoid entering ICC mode unexpectedly during a reset. In the application, even if the pin is configured as output, any reset will put it back in input pull-up
4
PB0/AIN0/SS
I/O
CT
X
ei3
X
X
X
Port B0
5
PB1/AIN1/SCK
I/O
CT
X
X
X
X
X
Port B1
6 7 8 9
PB2/AIN2/MISO PB3/AIN3/MOSI PB4/AIN4/CLKIN PA7
I/O I/O I/O I/O
CT CT CT CT
X X X X
X ei2 X ei1
X X X
X X X X
X X X X
Port B2 Port B3 Port B4 Port A7
10
PA6 /MCO/ ICCCLK
I/O
CT
X
X
X
X
Port A6
7/125
1
ST7LITE0x, ST7LITESx
Pin n SO16/DIP16 Type
www..com
Level Output Pin Name
Port / Control Input float wpu ana int Output OD PP Main Function (after reset) Alternate Function
11
PA5/ ICCDATA
I/O CT HS I/O CT HS I/O CT HS I/O CT HS I/O CT HS I/O CT HS
Input
X X X X X X
X X X X X ei0
X X X X X X
X X X X X X
Port A5 Port A4 Port A3 Port A2 Port A1 Port A0
In Circuit Communication Data
12 PA4 13 PA3 14 PA2/ATPWM0 15 PA1 16 PA0/LTIC
Auto-Reload Timer PWM0
Lite Timer Input Capture
Note: In the interrupt input column, "eix" defines the associated external interrupt vector. If the weak pull-up column (wpu) is merged with the interrupt column (int), then the I/O configuration is pull-up interrupt input, else the configuration is floating interrupt input.
8/125
1
ST7LITE0x, ST7LITESx
3 REGISTER & MEMORY MAP
As shown in Figure 3 and Figure 4, the MCU is cawww..com pable of addressing 64K bytes of memories and I/ O registers. The available memory locations consist of up to 128 bytes of register locations, 128 bytes of RAM, 128 bytes of data EEPROM and up to 1.5 Kbytes of user program memory. The RAM space includes up to 64 bytes for the stack from 0C0h to 0FFh. The highest address bytes contain the user reset and interrupt vectors. The size of Flash Sector 0 is configurable by Option byte. IMPORTANT: Memory locations marked as "Reserved" must never be accessed. Accessing a reserved area can have unpredictable effects on the device.
Figure 3. Memory Map (ST7LITE0x)
0000h 007Fh 0080h 00FFh 0100h
HW Registers (see Table 2) RAM (128 Bytes) Reserved
0080h
Short Addressing RAM (zero page)
00BFh 00C0h
64 Bytes Stack
00FFh 1000h
0FFFh 1000h 107Fh 1080h
RCCR0 RCCR1
Data EEPROM (128 Bytes)
1001h
see section 7.1 on page 25
1.5K FLASH PROGRAM MEMORY
Reserved
F9FFh FA00h
FA00h
Flash Memory (1.5K)
FFDFh FFE0h
FBFFh FC00h FFFFh
0.5 Kbytes SECTOR 1 1 Kbytes SECTOR 0 FFDEh
Interrupt & Reset Vectors (see Table 6)
RCCR0 RCCR1
FFFFh
FFDFh
see section 7.1 on page 25
9/125
1
ST7LITE0x, ST7LITESx
REGISTER AND MEMORY MAP (Cont'd) Figure 4. Memory Map (ST7SUPERLITE) www..com
0000h 007Fh 0080h 00FFh 0100h
HW Registers (see Table 2) RAM (128 Bytes)
0080h
Short Addressing RAM (zero page)
00BFh 00C0h
64 Bytes Stack
00FFh
Reserved
1K FLASH PROGRAM MEMORY FBFFh FC00h
FC00h
Flash Memory (1K)
FFDFh FFE0h
FDFFh FE00h FFFFh
0.5 Kbytes SECTOR 1 0.5 Kbytes SECTOR 0
Interrupt & Reset Vectors (see Table 6)
FFDEh
RCCR0 RCCR1
FFFFh
FFDFh
see section 7.1 on page 25
10/125
1
ST7LITE0x, ST7LITESx
REGISTER AND MEMORY MAP (Cont'd)
www..com
Legend: x=undefined, R/W=read/write Table 2. Hardware Register Map
Address 0000h 0001h 0002h 0003h 0004h 0005h 0006h to 000Ah 000Bh 000Ch 000Dh 000Eh 000Fh 0010h 0011h 0012h 0013h 0014h to 0016h 0017h 0018h 0019h to 002Eh 0002Fh 00030h 0031h 0032h 0033h 0034h 0035h 0036h 0037h 0038h 0039h FLASH EEPROM SPI FCSR EECSR SPIDR SPICR SPICSR ADCCSR ADCDR ADCAMP EICR MCCSR RCCR AUTO-RELOAD DCR0H TIMER DCR0L LITE TIMER LTCSR LTICR Block Register Label PADR PADDR PAOR PBDR PBDDR PBOR Register Name Port A Data Register Port A Data Direction Register Port A Option Register Port B Data Register Port B Data Direction Register Port B Option Register Reserved area (5 bytes) Lite Timer Control/Status Register Lite Timer Input Capture Register Timer Control/Status Register Counter Register High Counter Register Low Auto-Reload Register High Auto-Reload Register Low PWM Output Control Register PWM 0 Control/Status Register Reserved area (3 bytes) PWM 0 Duty Cycle Register High PWM 0 Duty Cycle Register Low Reserved area (22 bytes) Flash Control/Status Register Data EEPROM Control/Status Register SPI Data I/O Register SPI Control Register SPI Control/Status Register A/D Control Status Register A/D Data Register A/D Amplifier Control Register External Interrupt Control Register Main Clock Control/Status Register RC oscillator Control Register 00h 00h xxh 0xh 00h 00h 00h 00h 00h 00h FFh R/W R/W R/W R/W R/W R/W Read Only R/W R/W R/W R/W 00h 00h R/W R/W xxh xxh 00h 00h 00h 00h 00h 00h 00h R/W Read Only R/W Read Only Read Only R/W R/W R/W R/W Reset Status 00h1) 00h 40h E0h 1) 00h 00h Remarks R/W R/W R/W R/W R/W R/W2)
Port A
Port B
ATCSR CNTRH CNTRL AUTO-RELOAD ATRH TIMER ATRL PWMCR PWM0CSR
ADC ITC CLOCKS
11/125
1
ST7LITE0x, ST7LITESx
Address 003Ah 003Bh to 007Fh
Block SI
www..com
Register Label SICSR
Register Name System Integrity Control/Status Register Reserved area (69 bytes)
Reset Status 0xh
Remarks R/W
Notes: 1. The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents. 2. The bits associated with unavailable pins must always keep their reset value.
12/125
1
ST7LITE0x, ST7LITESx
4 FLASH PROGRAM MEMORY
www..com 4.1 Introduction
The ST7 single voltage extended Flash (XFlash) is a non-volatile memory that can be electrically erased and programmed either on a byte-by-byte basis or up to 32 bytes in parallel. The XFlash devices can be programmed off-board (plugged in a programming tool) or on-board using In-Circuit Programming or In-Application Programming. The array matrix organisation allows each sector to be erased and reprogrammed without affecting other sectors. 4.2 Main Features


ICP (In-Circuit Programming) IAP (In-Application Programming) ICT (In-Circuit Testing) for downloading and executing user application test patterns in RAM Sector 0 size configurable by option byte Read-out and write protection
4.3 PROGRAMMING MODES The ST7 can be programmed in three different ways: - Insertion in a programming tool. In this mode, FLASH sectors 0 and 1, option byte row and data EEPROM can be programmed or erased. - In-Circuit Programming. In this mode, FLASH sectors 0 and 1, option byte row and data EEPROM can be programmed or erased without removing the device from the application board. - In-Application Programming. In this mode, sector 1 and data EEPROM can be programmed or erased without removing the device from the application board and while the application is running.
4.3.1 In-Circuit Programming (ICP) ICP uses a protocol called ICC (In-Circuit Communication) which allows an ST7 plugged on a printed circuit board (PCB) to communicate with an external programming device connected via cable. ICP is performed in three steps: Switch the ST7 to ICC mode (In-Circuit Communications). This is done by driving a specific signal sequence on the ICCCLK/DATA pins while the RESET pin is pulled low. When the ST7 enters ICC mode, it fetches a specific RESET vector which points to the ST7 System Memory containing the ICC protocol routine. This routine enables the ST7 to receive bytes from the ICC interface. - Download ICP Driver code in RAM from the ICCDATA pin - Execute ICP Driver code in RAM to program the FLASH memory Depending on the ICP Driver code downloaded in RAM, FLASH memory programming can be fully customized (number of bytes to program, program locations, or selection of the serial communication interface for downloading). 4.3.2 In Application Programming (IAP) This mode uses an IAP Driver program previously programmed in Sector 0 by the user (in ICP mode). This mode is fully controlled by user software. This allows it to be adapted to the user application, (user-defined strategy for entering programming mode, choice of communications protocol used to fetch the data to be stored etc.) IAP mode can be used to program any memory areas except Sector 0, which is write/erase protected to allow recovery in case errors occur during the programming operation.
13/125
1
ST7LITE0x, ST7LITESx
FLASH PROGRAM MEMORY (Cont'd)
www..com 4.4 ICC interface
ICP needs a minimum of 4 and up to 6 pins to be connected to the programming tool. These pins are: - RESET: device reset - VSS: device power supply ground - ICCCLK: ICC output serial clock pin - ICCDATA: ICC input serial data pin - CLKIN: main clock input for external source - VDD: application board power supply (optional, see Note 3) Notes: 1. If the ICCCLK or ICCDATA pins are only used as outputs in the application, no signal isolation is necessary. As soon as the Programming Tool is plugged to the board, even if an ICC session is not in progress, the ICCCLK and ICCDATA pins are not available for the application. If they are used as inputs by the application, isolation such as a serial resistor has to be implemented in case another device forces the signal. Refer to the Programming Tool documentation for recommended resistor values. 2. During the ICP session, the programming tool must control the RESET pin. This can lead to conflicts between the programming tool and the application reset circuit if it drives more than 5mA at Figure 5. Typical ICC Interface
high level (push pull output or pull-up resistor<1K). A schottky diode can be used to isolate the application RESET circuit in this case. When using a classical RC network with R>1K or a reset management IC with open drain output and pull-up resistor>1K, no additional components are needed. In all cases the user must ensure that no external reset is generated by the application during the ICC session. 3. The use of Pin 7 of the ICC connector depends on the Programming Tool architecture. This pin must be connected when using most ST Programming Tools (it is used to monitor the application power supply). Please refer to the Programming Tool manual. 4. Pin 9 has to be connected to the CLKIN pin of the ST7 when the clock is not available in the application or if the selected clock option is not programmed in the option byte. Caution: During normal operation, ICCCLK pin must be pulled- up, internally or externally (external pull-up of 10K mandatory in noisy environment). This is to avoid entering ICC mode unexpectedly during a reset. In the application, even if the pin is configured as output, any reset will put it back in input pull-up.
PROGRAMMING TOOL ICC CONNECTOR ICC Cable ICC CONNECTOR HE10 CONNECTOR TYPE OPTIONAL (See Note 4) APPLICATION BOARD
(See Note 3)
9 10
7 8
5 6
3 4
1 2
APPLICATION RESET SOURCE See Note 2
APPLICATION POWER SUPPLY
See Note 1 and Caution APPLICATION I/O See Note 1 CLKIN RESET ICCCLK VDD ICCDATA
ST7
14/125
1
ST7LITE0x, ST7LITESx
FLASH PROGRAM MEMORY (Cont'd)
www..com 4.5 Memory Protection
There are two different types of memory protection: Read Out Protection and Write/Erase Protection which can be applied individually. 4.5.1 Read out Protection Readout protection, when selected provides a protection against program memory content extraction and against write access to Flash memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller. Both program and data E2 memory are protected. In flash devices, this protection is removed by reprogramming the option. In this case, both program and data E2 memory are automatically erased, and the device can be reprogrammed. Read-out protection selection depends on the device type: - In Flash devices it is enabled and removed through the FMP_R bit in the option byte. - In ROM devices it is enabled by mask option specified in the Option List. 4.5.2 Flash Write/Erase Protection Write/erase protection, when set, makes it impossible to both overwrite and erase program memory. It does not apply to E2 data. Its purpose is to provide advanced security to applications and prevent any change being made to the memory content. Warning: Once set, Write/erase protection can never be removed. A write-protected flash device is no longer reprogrammable. Table 3. FLASH Register Map and Reset Values
Address (Hex.) 002Fh Register Label FCSR Reset Value 0 0 0 7 6 5
Write/erase protection is enabled through the FMP_W bit in the option byte. 4.6 Related Documentation For details on Flash programming and ICC protocol, refer to the ST7 Flash Programming Reference Manual and to the ST7 ICC Protocol Reference Manual. 4.7 Register Description FLASH CONTROL/STATUS REGISTER (FCSR) Read/Write Reset Value: 000 0000 (00h) 1st RASS Key: 0101 0110 (56h) 2nd RASS Key: 1010 1110 (AEh)
7 0 0 0 0 0 OPT LAT 0 PGM
Note: This register is reserved for programming using ICP, IAP or other programming methods. It controls the XFlash programming and erasing operations. When an EPB or another programming tool is used (in socket or ICP mode), the RASS keys are sent automatically.
4
3
2 OPT 0
1 LAT 0
0 PGM 0
0
0
15/125
1
ST7LITE0x, ST7LITESx
5 DATA EEPROM
www..com 5.1 INTRODUCTION
5.2 MAIN FEATURES

The Electrically Erasable Programmable Read Only Memory can be used as a non-volatile backup for storing data. Using the EEPROM requires a basic access protocol described in this chapter.

Up to 32 Bytes programmed in the same cycle EEPROM mono-voltage (charge pump) Chained erase and programming cycles Internal control of the global programming cycle duration WAIT mode management Read-out protection
Figure 6. EEPROM Block Diagram
HIGH VOLTAGE PUMP
EECSR
0
0
0
0
0
0
E2LAT E2PGM
ADDRESS DECODER
4
ROW DECODER
EEPROM MEMORY MATRIX (1 ROW = 32 x 8 BITS)
128 DATA MULTIPLEXER 4
128 32 x 8 BITS DATA LATCHES
4
ADDRESS BUS
DATA BUS
16/125
1
ST7LITE0x, ST7LITESx
DATA EEPROM (Cont'd)
www..com 5.3 MEMORY ACCESS
The Data EEPROM memory read/write access modes are controlled by the E2LAT bit of the EEPROM Control/Status register (EECSR). The flowchart in Figure 7 describes these different memory access modes. Read Operation (E2LAT = 0) The EEPROM can be read as a normal ROM location when the E2LAT bit of the EECSR register is cleared. On this device, Data EEPROM can also be used to execute machine code. Take care not to write to the Data EEPROM while executing from it. This would result in an unexpected code being executed. Write Operation (E2LAT = 1) To access the write mode, the E2LAT bit has to be set by software (the E2PGM bit remains cleared). When a write access to the EEPROM area occurs, Figure 7. Data EEPROM Programming Flowchart
the value is latched inside the 32 data latches according to its address. When PGM bit is set by the software, all the previous bytes written in the data latches (up to 32) are programmed in the EEPROM cells. The effective high address (row) is determined by the last EEPROM write sequence. To avoid wrong programming, the user must take care that all the bytes written between two programming sequences have the same high address: only the five Least Significant Bits of the address can change. At the end of the programming cycle, the PGM and LAT bits are cleared simultaneously. Note: Care should be taken during the programming cycle. Writing to the same memory location will over-program the memory (logical AND between the two write access data result) because the data latches are only cleared at the end of the programming cycle and by the falling edge of the E2LAT bit. It is not possible to read the latched data. This note is illustrated by the Figure 9.
READ MODE E2LAT = 0 E2PGM = 0
WRITE MODE E2LAT = 1 E2PGM = 0
READ BYTES IN EEPROM AREA
WRITE UP TO 32 BYTES IN EEPROM AREA (with the same 11 MSB of the address)
START PROGRAMMING CYCLE E2LAT=1 E2PGM=1 (set by software)
0 CLEARED BY HARDWARE
E2LAT
1
17/125
1
ST7LITE0x, ST7LITESx
DATA EEPROM (Cont'd) Figure 8. Data E2PROM Write Operation www..com
Row / Byte ROW DEFINITION 0 1 ... N Read operation impossible 0 1 2 3 ... 30 31 Physical Address
00h...1Fh 20h...3Fh Nx20h...Nx20h+1Fh
Read operation possible
Byte 1
Byte 2 PHASE 1
Byte 32
Programming cycle PHASE 2
Writing data latches E2LAT bit
Set by USER application
Waiting E2PGM and E2LAT to fall
Cleared by hardware
E2PGM bit
Note: If a programming cycle is interrupted (by RESET action), the integrity of the data in memory will not be guaranteed.
18/125
1
ST7LITE0x, ST7LITESx
DATA EEPROM (Cont'd)
www..com 5.4 POWER SAVING MODES
5.5 ACCESS ERROR HANDLING If a read access occurs while E2LAT = 1, then the data bus will not be driven. If a write access occurs while E2LAT = 0, then the data on the bus will not be latched. If a programming cycle is interrupted (by RESET action), the integrity of the data in memory will not be guaranteed. 5.6 DATA EEPROM READ-OUT PROTECTION
Wait mode The DATA EEPROM can enter WAIT mode on execution of the WFI instruction of the microcontroller or when the microcontroller enters Active Halt mode.The DATA EEPROM will immediately enter this mode if there is no programming in progress, otherwise the DATA EEPROM will finish the cycle and then enter WAIT mode. Active Halt mode Refer to Wait mode. Halt mode The DATA EEPROM immediately enters HALT mode if the microcontroller executes the HALT instruction. Therefore the EEPROM will stop the function in progress, and data may be corrupted.
The read-out protection is enabled through an option bit (see option byte section). When this option is selected, the programs and data stored in the EEPROM memory are protected against read-out (including a re-write protection). In Flash devices, when this protection is removed by reprogramming the Option Byte, the entire Program memory and EEPROM is first automatically erased. Note: Both Program Memory and data EEPROM are protected using the same option bit.
Figure 9. Data EEPROM Programming Cycle
READ OPERATION NOT POSSIBLE INTERNAL PROGRAMMING VOLTAGE ERASE CYCLE WRITE OF DATA LATCHES WRITE CYCLE
READ OPERATION POSSIBLE
tPROG
LAT
PGM
19/125
1
ST7LITE0x, ST7LITESx
DATA EEPROM (Cont'd)
www..com 5.7 REGISTER DESCRIPTION
EEPROM CONTROL/STATUS REGISTER (EECSR) Read/Write Reset Value: 0000 0000 (00h)
7 0 0 0 0 0 0 0 E2LAT E2PGM
Bits 7:2 = Reserved, forced by hardware to 0. Bit 1 = E2LAT Latch Access Transfer This bit is set by software. It is cleared by hardware at the end of the programming cycle. It can only be cleared by software if the E2PGM bit is cleared. 0: Read mode 1: Write mode Bit 0 = E2PGM Programming control and status This bit is set by software to begin the programming cycle. At the end of the programming cycle, this bit is cleared by hardware. 0: Programming finished or not yet started 1: Programming cycle is in progress Note: if the E2PGM bit is cleared during the programming cycle, the memory data is not guaranteed
20/125
1
ST7LITE0x, ST7LITESx
Table 4. DATA EEPROM Register Map and Reset Values
Address Register www..com Label (Hex.) 0030h EECSR Reset Value 0 0 0 0 0 0 7 6 5 4 3 2 1 E2LAT 0 0 E2PGM 0
21/125
1
ST7LITE0x, ST7LITESx
6 CENTRAL PROCESSING UNIT
www..com 6.1 INTRODUCTION
This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation. 6.2 MAIN FEATURES

63 basic instructions Fast 8-bit by 8-bit multiply 17 main addressing modes Two 8-bit index registers 16-bit stack pointer Low power modes Maskable hardware interrupts Non-maskable software interrupt
6.3 CPU REGISTERS The six CPU registers shown in Figure 10 are not present in the memory mapping and are accessed by specific instructions. Figure 10. CPU Registers
7 RESET VALUE = XXh 7 RESET VALUE = XXh 7 RESET VALUE = XXh 15 PCH 87 PCL 0 0 0 0
Accumulator (A) The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data. Index Registers (X and Y) In indexed addressing modes, these 8-bit registers are used to create either effective addresses or temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.) The Y register is not affected by the interrupt automatic procedures (not pushed to and popped from the stack). Program Counter (PC) The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB).
ACCUMULATOR
X INDEX REGISTER
Y INDEX REGISTER
PROGRAM COUNTER RESET VALUE = RESET VECTOR @ FFFEh-FFFFh 7 111HI 0 NZC CONDITION CODE REGISTER
RESET VALUE = 1 1 1 X 1 X X X 15 87 0 STACK POINTER RESET VALUE = STACK HIGHER ADDRESS X = Undefined Value
22/125
1
ST7LITE0x, ST7LITESx
CPU REGISTERS (Cont'd) CONDITION CODE REGISTER (CC) www..com Read/Write Reset Value: 111x1xxx
7 1 1 1 H I N Z 0 C
because the I bit is set by hardware at the start of the routine and reset by the IRET instruction at the end of the routine. If the I bit is cleared by software in the interrupt routine, pending interrupts are serviced regardless of the priority level of the current interrupt routine. Bit 2 = N Negative. This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It is a copy of the 7th bit of the result. 0: The result of the last operation is positive or null. 1: The result of the last operation is negative (that is, the most significant bit is a logic 1). This bit is accessed by the JRMI and JRPL instructions. Bit 1 = Z Zero. This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero. 0: The result of the last operation is different from zero. 1: The result of the last operation is zero. This bit is accessed by the JREQ and JRNE test instructions. Bit 0 = C Carry/borrow. This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation. 0: No overflow or underflow has occurred. 1: An overflow or underflow has occurred. This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the "bit test and branch", shift and rotate instructions.
The 8-bit Condition Code register contains the interrupt mask and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions. These bits can be individually tested and/or controlled by specific instructions. Bit 4 = H Half carry. This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instruction. It is reset by hardware during the same instructions. 0: No half carry has occurred. 1: A half carry has occurred. This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines. Bit 3 = I Interrupt mask. This bit is set by hardware when entering in interrupt or by software to disable all interrupts except the TRAP software interrupt. This bit is cleared by software. 0: Interrupts are enabled. 1: Interrupts are disabled. This bit is controlled by the RIM, SIM and IRET instructions and is tested by the JRM and JRNM instructions. Note: Interrupts requested while I is set are latched and can be processed when I is cleared. By default an interrupt routine is not interruptible
23/125
1
ST7LITE0x, ST7LITESx
CPU REGISTERS (Cont'd) Stack Pointer (SP) www..com Read/Write Reset Value: 00 FFh
15 0 7 1 1 SP5 SP4 SP3 SP2 SP1 0 0 0 0 0 0 8 0 0 SP0
The Stack Pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see Figure 11). Since the stack is 64 bytes deep, the 10 most significant bits are forced by hardware. Following an MCU Reset, or after a Reset Stack Pointer instruction (RSP), the Stack Pointer contains its reset value (the SP5 to SP0 bits are set) which is the stack higher address. Figure 11. Stack Manipulation Example
CALL Subroutine @ 00C0h Interrupt event PUSH Y
The least significant byte of the Stack Pointer (called S) can be directly accessed by a LD instruction. Note: When the lower limit is exceeded, the Stack Pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow. The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. Then the other registers are stored in the next locations as shown in Figure 11. - When an interrupt is received, the SP is decremented and the context is pushed on the stack. - On return from interrupt, the SP is incremented and the context is popped from the stack. A subroutine call occupies two locations and an interrupt five locations in the stack area.
POP Y
IRET
RET or RSP
SP SP CC A X PCH SP PCH @ 00FFh PCL PCL PCH PCL Y CC A X PCH PCL PCH PCL SP CC A X PCH PCL PCH PCL SP PCH PCL SP
Stack Higher Address = 00FFh Stack Lower Address = 00C0h
24/125
1
ST7LITE0x, ST7LITESx
7 SUPPLY, RESET AND CLOCK MANAGEMENT
The device includes a range of utility features for www..com securing the application in critical situations (for example in case of a power brown-out), and reducing the number of external components. Main features
RCCR
Conditions VDD=5V TA=25C fRC=1MHz VDD=3.0V TA=25C fRC=700KHz
ST7FLITE09 Address 1000h and FFDEh 1001h andFFDFh
ST7FLITE05/ ST7FLITES5 Address FFDEh
RCCR0
Clock Management - 1 MHz internal RC oscillator (enabled by option byte) - External Clock Input (enabled by option byte) - PLL for multiplying the frequency by 4 or 8 (enabled by option byte) Reset Sequence Manager (RSM) System Integrity Management (SI) - Main supply Low voltage detection (LVD) with reset generation (enabled by option byte) - Auxiliary Voltage detector (AVD) with interrupt capability for monitoring the main supply (enabled by option byte)
RCCR1
FFDFh

7.1 INTERNAL RC OSCILLATOR ADJUSTMENT The ST7 contains an internal RC oscillator with an accuracy of 1% for a given device, temperature and voltage. It must be calibrated to obtain the frequency required in the application. This is done by software writing a calibration value in the RCCR (RC Control Register). Whenever the microcontroller is reset, the RCCR returns to its default value (FFh), i.e. each time the device is reset, the calibration value must be loaded in the RCCR. Predefined calibration values are stored in EEPROM for 3.0 and 5V VDD supply voltages at 25C, as shown in the following table. Notes: - See "ELECTRICAL CHARACTERISTICS" on page 82. for more information on the frequency and accuracy of the RC oscillator. - To improve clock stability and frequency accuracy, it is recommended to place a decoupling capacitor, typically 100nF, between the VDD and VSS pins as close as possible to the ST7 device.
- These two bytes are systematically programmed by ST, including on FASTROM devices. Consequently, customers intending to us e FASTROM service must not use these two bytes. - RCCR0 and RCCR1 calibration values will be erased if the read-out protection bit is reset after it has been set. See "Read out Protection" on page 15. Caution: If the voltage or temperature conditions change in the application, the frequency may need to be recalibrated. Refer to application note AN1324 for information on how to calibrate the RC frequency using an external reference signal. 7.2 PHASE LOCKED LOOP The PLL can be used to multiply a 1MHz frequency from the RC oscillator or the external clock by 4 or 8 to obtain fOSC of 4 or 8 MHz. The PLL is enabled and the multiplication factor of 4 or 8 is selected by 2 option bits. - The x4 PLL is intended for operation with VDD in the 2.4V to 3.3V range - The x8 PLL is intended for operation with VDD in the 3.3V to 5.5V range Refer to Section 15.1 for the option byte description. If the PLL is disabled and the RC oscillator is enabled, then fOSC = 1MHz. If both the RC oscillator and the PLL are disabled, fOSC is driven by the external clock.
25/125
1
ST7LITE0x, ST7LITESx
Figure 12. PLL Output Frequency Timing Diagram
www..com
LOCKED bit set
4/8 x input freq. tSTAB Output freq. tLOCK tSTARTUP
Bit 1 = MCO Main Clock Out enable This bit is read/write by software and cleared by hardware after a reset. This bit allows to enable the MCO output clock. 0: MCO clock disabled, I/O port free for general purpose I/O. 1: MCO clock enabled.
Bit 0 = SMS Slow Mode select This bit is read/write by software and cleared by hardware after a reset. This bit selects the input clock fOSC or fOSC/32. 0: Normal mode (fCPU = fOSC 1: Slow mode (fCPU = fOSC/32) t
When the PLL is started, after reset or wakeup from Halt mode or AWUFH mode, it outputs the clock after a delay of tSTARTUP. When the PLL output signal reaches the operating frequency, the LOCKED bit in the SICSCR register is set. Full PLL accuracy (ACCPLL) is reached after a stabilization time of tSTAB (see Figure 12 and 13.3.4 Internal RC Oscillator and PLL) Refer to section 8.4.4 on page 37 for a description of the LOCKED bit in the SICSR register. 7.3 REGISTER DESCRIPTION MAIN CLOCK CONTROL/STATUS REGISTER (MCCSR) Read / Write Reset Value: 0000 0000 (00h)
7 0 0 0 0 0 0
MCO
RC CONTROL REGISTER (RCCR) Read / Write Reset Value: 1111 1111 (FFh)
7 CR7 CR6 CR5 CR4 CR3 CR2 CR1 0 CR0
Bits 7:0 = CR[7:0] RC Oscillator Frequency Adjustment Bits These bits must be written immediately after reset to adjust the RC oscillator frequency and to obtain an accuracy of 1%. The application can store the correct value for each voltage range in EEPROM and write it to this register at start-up. 00h = maximum available frequency FFh = lowest available frequency Note: To tune the oscillator, write a series of different values in the register until the correct frequency is reached. The fastest method is to use a dichotomy starting with 80h.
0
SMS
Bits 7:2 = Reserved, must be kept cleared.
Table 5. Clock Register Map and Reset Values
Address (Hex.) 0038h 0039h Register Label MCCSR Reset Value RCCR Reset Value 0 CR7 1 0 CR6 1 0 CR5 1 0 CR4 1 0 CR3 1 0 CR2 1 7 6 5 4 3 2 1 MCO 0 CR1 1 0 SMS 0 CR0 1
26/125
1
ST7LITE0x, ST7LITESx
SUPPLY, RESET AND CLOCK MANAGEMENT (Cont'd)
www..com
Figure 13. Clock Management Block Diagram
CR7 CR6 CR5 CR4 CR3 CR2 CR1 CR0
RCCR 1MHz 8MHz
Tunable 1% RC Oscillator Option byte CLKIN /2 DIVIDER
PLL 1MHz -> 8MHz PLL 1MHz -> 4MHz
fOSC 4MHz 0 to 8 MHz
Option byte
8-BIT LITE TIMER COUNTER fOSC fOSC/32 1
fLTIMER (1ms timebase @ 8 MHz fOSC)
/32 DIVIDER
fCPU fOSC 0 TO CPU AND PERIPHERALS (except LITE TIMER)
MCO SMS MCCSR
7
0
fCPU
MCO
27/125
1
ST7LITE0x, ST7LITESx
7.4 RESET SEQUENCE MANAGER (RSM) 7.4.1 Introduction www..com The reset sequence manager includes three RESET sources as shown in Figure 15: External RESET source pulse Internal LVD RESET (Low Voltage Detection) Internal WATCHDOG RESET Note: A reset can also be triggered following the detection of an illegal opcode or prebyte code. Refer to section 11.2.1 on page 54 for further details. These sources act on the RESET pin and it is always kept low during the delay phase. The RESET service routine vector is fixed at addresses FFFEh-FFFFh in the ST7 memory map. The basic RESET sequence consists of 3 phases as shown in Figure 14: Active Phase depending on the RESET source 256 CPU clock cycle delay RESET vector fetch Figure 15.Reset Block Diagram The 256 CPU clock cycle delay allows the oscillator to stabilise and ensures that recovery has taken place from the Reset state. The RESET vector fetch phase duration is 2 clock cycles. If the PLL is enabled by option byte, it outputs the clock after an additional delay of tSTARTUP (see Figure 12). Figure 14. RESET Sequence Phases
RESET
Active Phase INTERNAL RESET 256 CLOCK CYCLES FETCH VECTOR
VDD
RON
RESET
FILTER INTERNAL RESET
PULSE GENERATOR
WATCHDOG RESET ILLEGAL OPCODE RESET 1) LVD RESET
Note 1: See "Illegal Opcode Reset" on page 79. for more details on illegal opcode reset conditions.
28/125
1
ST7LITE0x, ST7LITESx
RESET SEQUENCE MANAGER (Cont'd) 7.4.2 www..com Asynchronous External RESET pin The RESET pin is both an input and an open-drain output with integrated RON weak pull-up resistor. This pull-up has no fixed value but varies in accordance with the input voltage. It can be pulled low by external circuitry to reset the device. See Electrical Characteristic section for more details. A RESET signal originating from an external source must have a duration of at least th(RSTL)in in order to be recognized (see Figure 16). This detection is asynchronous and therefore the MCU can enter reset state even in HALT mode. The RESET pin is an asynchronous signal which plays a major role in EMS performance. In a noisy environment, it is recommended to follow the guidelines mentioned in the electrical characteristics section. 7.4.3 External Power-On RESET If the LVD is disabled by option byte, to start up the microcontroller correctly, the user must ensure by means of an external reset circuit that the reset signal is held low until VDD is over the minimum level specified for the selected fOSC frequency. Figure 16. RESET Sequences VDD
VIT+(LVD) VIT-(LVD)
A proper reset signal for a slow rising VDD supply can generally be provided by an external RC network connected to the RESET pin. 7.4.4 Internal Low Voltage Detector (LVD) RESET Two different RESET sequences caused by the internal LVD circuitry can be distinguished: Power-On RESET Voltage Drop RESET The device RESET pin acts as an output that is pulled low when VDDLVD RESET
EXTERNAL RESET
WATCHDOG RESET
RUN
ACTIVE PHASE
RUN
ACTIVE PHASE
RUN
ACTIVE PHASE
RUN
th(RSTL)in
EXTERNAL RESET SOURCE
tw(RSTL)out
RESET PIN
WATCHDOG RESET WATCHDOG UNDERFLOW INTERNAL RESET (256 TCPU) VECTOR FETCH
29/125
1
ST7LITE0x, ST7LITESx
8 INTERRUPTS
The ST7 core may be interrupted by one of two difwww..com ferent methods: Maskable hardware interrupts as listed in the Interrupt Mapping Table and a nonmaskable software interrupt (TRAP). The Interrupt processing flowchart is shown in Figure 17. The maskable interrupts must be enabled by clearing the I bit in order to be serviced. However, disabled interrupts may be latched and processed when they are enabled (see external interrupts subsection). Note: After reset, all interrupts are disabled. When an interrupt has to be serviced: - Normal processing is suspended at the end of the current instruction execution. - The PC, X, A and CC registers are saved onto the stack. - The I bit of the CC register is set to prevent additional interrupts. - The PC is then loaded with the interrupt vector of the interrupt to service and the first instruction of the interrupt service routine is fetched (refer to the Interrupt Mapping Table for vector addresses). The interrupt service routine should finish with the IRET instruction which causes the contents of the saved registers to be recovered from the stack. Note: As a consequence of the IRET instruction, the I bit is cleared and the main program resumes. Priority Management By default, a servicing interrupt cannot be interrupted because the I bit is set by hardware entering in interrupt routine. In the case when several interrupts are simultaneously pending, an hardware priority defines which one will be serviced first (see the Interrupt Mapping Table). Interrupts and Low Power Mode All interrupts allow the processor to leave the WAIT low power mode. Only external and specifically mentioned interrupts allow the processor to leave the HALT low power mode (refer to the "Exit from HALT" column in the Interrupt Mapping Table). 8.1 NON MASKABLE SOFTWARE INTERRUPT This interrupt is entered when the TRAP instruction is executed regardless of the state of the I bit. It is serviced according to the flowchart in Figure 17. 8.2 EXTERNAL INTERRUPTS External interrupt vectors can be loaded into the PC register if the corresponding external interrupt occurred and if the I bit is cleared. These interrupts allow the processor to leave the HALT low power mode. The external interrupt polarity is selected through the miscellaneous register or interrupt register (if available). An external interrupt triggered on edge will be latched and the interrupt request automatically cleared upon entering the interrupt service routine. Caution: The type of sensitivity defined in the Miscellaneous or Interrupt register (if available) applies to the ei source. In case of a NANDed source (as described in the I/O ports section), a low level on an I/O pin, configured as input with interrupt, masks the interrupt request even in case of risingedge sensitivity. 8.3 PERIPHERAL INTERRUPTS Different peripheral interrupt flags in the status register are able to cause an interrupt when they are active if both: - The I bit of the CC register is cleared. - The corresponding enable bit is set in the control register. If any of these two conditions is false, the interrupt is latched and thus remains pending. Clearing an interrupt request is done by: - Writing "0" to the corresponding bit in the status register or - Access to the status register while the flag is set followed by a read or write of an associated register. Note: The clearing sequence resets the internal latch. A pending interrupt (that is, waiting for being enabled) will therefore be lost if the clear sequence is executed.
30/125
1
ST7LITE0x, ST7LITESx
INTERRUPTS (Cont'd) Figure 17. Interrupt Processing Flowchart www..com
FROM RESET I BIT SET? Y N
N
INTERRUPT PENDING? Y
FETCH NEXT INSTRUCTION
N
IRET? Y
STACK PC, X, A, CC SET I BIT LOAD PC FROM INTERRUPT VECTOR
EXECUTE INSTRUCTION
RESTORE PC, X, A, CC FROM STACK THIS CLEARS I BIT BY DEFAULT
Table 6. Interrupt Mapping
N Source Block RESET TRAP 0 1 2 3 4 5 6 7 8 9 10 11 12 13 SI AT TIMER LITE TIMER SPI ei0 ei1 ei2 ei3 Reset Software Interrupt Not used External Interrupt 0 External Interrupt 1 External Interrupt 2 External Interrupt 3 Not used Not used AVD interrupt AT TIMER Output Compare Interrupt AT TIMER Overflow Interrupt LITE TIMER Input Capture Interrupt LITE TIMER RTC Interrupt SPI Peripheral Interrupts Not used SICSR PWM0CSR ATCSR LTCSR LTCSR SPICSR Lowest Priority no no yes no yes yes N/A yes Description Register Label Priority Order Highest Priority Exit from HALT yes no Address Vector FFFEh-FFFFh FFFCh-FFFDh FFFAh-FFFBh FFF8h-FFF9h FFF6h-FFF7h FFF4h-FFF5h FFF2h-FFF3h FFF0h-FFF1h FFEEh-FFEFh FFECh-FFEDh FFEAh-FFEBh FFE8h-FFE9h FFE6h-FFE7h FFE4h-FFE5h FFE2h-FFE3h FFE0h-FFE1h
31/125
1
ST7LITE0x, ST7LITESx
INTERRUPTS (Cont'd) EXTERNAL INTERRUPT CONTROL REGISTER www..com (EICR) Read/Write Reset Value: 0000 0000 (00h)
7 IS31 IS30 IS21 IS20 IS11 IS10 IS01 0 IS00
Notes: 1. These 8 bits can be written only when the I bit in the CC register is set. 2. Changing the sensitivity of a particular external interrupt clears this pending interrupt. This can be used to clear unwanted pending interrupts. Refer to section "External interrupt function" on page 43. Table 7. Interrupt Sensitivity Bits
ISx1 ISx0 0 0 1 1 0 1 0 1 External Interrupt Sensitivity Falling edge & low level Rising edge only Falling edge only Rising and falling edge
Bit 7:6 = IS3[1:0] ei3 sensitivity These bits define the interrupt sensitivity for ei3 (Port B0) according to Table 7. Bit 5:4 = IS2[1:0] ei2 sensitivity These bits define the interrupt sensitivity for ei2 (Port B3) according to Table 7. Bit 3:2 = IS1[1:0] ei1 sensitivity These bits define the interrupt sensitivity for ei1 (Port A7) according to Table 7. Bit 1:0 = IS0[1:0] ei0 sensitivity These bits define the interrupt sensitivity for ei0 (Port A0) according to Table 7.
32/125
1
ST7LITE0x, ST7LITESx
8.4 SYSTEM INTEGRITY MANAGEMENT (SI) The System Integrity Management block contains www..com the Low voltage Detector (LVD) and Auxiliary Voltage Detector (AVD) functions. It is managed by the SICSR register. Note: A reset can also be triggered following the detection of an illegal opcode or prebyte code. Refer to section 12.2.1 on page 79 for further details. 8.4.1 Low Voltage Detector (LVD) The Low Voltage Detector function (LVD) generates a static reset when the VDD supply voltage is below a VIT-(LVD) reference value. This means that it secures the power-up as well as the power-down keeping the ST7 in reset. The VIT-(LVD) reference value for a voltage drop is lower than the VIT+(LVD) reference value for poweron in order to avoid a parasitic reset when the MCU starts running and sinks current on the supply (hysteresis). The LVD Reset circuitry generates a reset when VDD is below: - VIT+(LVD)when VDD is rising - VIT-(LVD) when VDD is falling The LVD function is illustrated in Figure 18. The voltage threshold can be configured by option byte to be low, medium or high. See section 15.1 on page 114. Provided the minimum VDD value (guaranteed for the oscillator frequency) is above VIT-(LVD), the MCU can only be in two modes: - under full software control - in static safe reset In these conditions, secure operation is always ensured for the application without the need for external reset hardware. During a Low Voltage Detector Reset, the RESET pin is held low, thus permitting the MCU to reset other devices. Notes: The LVD is an optional function which can be selected by option byte. See section 15.1 on page 114. It allows the device to be used without any external RESET circuitry. If the LVD is disabled, an external circuitry must be used to ensure a proper power-on reset. It is recommended to make sure that the VDD supply voltage rises monotonously when the device is exiting from Reset, to ensure the application functions properly. Caution: If an LVD reset occurs after a watchdog reset has occurred, the LVD will take priority and will clear the watchdog flag. Figure 18. Low Voltage Detector vs Reset
VDD
Vhys VIT+(LVD) VIT-(LVD)
RESET
33/125
1
ST7LITE0x, ST7LITESx
Figure 19. Reset and Supply Management Block Diagram
www..com
WATCHDOG TIMER (WDG)
STATUS FLAG
SYSTEM INTEGRITY MANAGEMENT RESET SEQUENCE RESET MANAGER (RSM) SICSR 0 7 0 0 0 LOC LVD AVD AVD KED RF F IE 0 AVD Interrupt Request
LOW VOLTAGE VSS VDD DETECTOR (LVD)
AUXILIARY VOLTAGE DETECTOR (AVD)
34/125
1
ST7LITE0x, ST7LITESx
SYSTEM INTEGRITY MANAGEMENT (Cont'd) 8.4.2 Auxiliary Voltage Detector (AVD) www..com The Voltage Detector function (AVD) is based on an analog comparison between a VIT-(AVD) and VIT+(AVD) reference value and the VDD main supply voltage (VAVD). The VIT-(AVD) reference value for falling voltage is lower than the VIT+(AVD) reference value for rising voltage in order to avoid parasitic detection (hysteresis). The output of the AVD comparator is directly readable by the application software through a real time status bit (AVDF) in the SICSR register. This bit is read only. Caution: The AVD functions only if the LVD is enabled through the option byte. Figure 20. Using the AVD to Monitor VDD VDD Early Warning Interrupt (Power has dropped, MCU not not yet in reset)
Vhyst
8.4.2.1 Monitoring the VDD Main Supply The AVD voltage threshold value is relative to the selected LVD threshold configured by option byte (see section 15.1 on page 114). If the AVD interrupt is enabled, an interrupt is generated when the voltage crosses the VIT+(LVD) or VIT-(AVD) threshold (AVDF bit is set). In the case of a drop in voltage, the AVD interrupt acts as an early warning, allowing software to shut down safely before the LVD resets the microcontroller. See Figure 20. The interrupt on the rising edge is used to inform the application that the VDD warning state is over
VIT+(AVD) VIT-(AVD) VIT+(LVD) VIT-(LVD)
AVDF bit AVD INTERRUPT REQUEST IF AVDIE bit = 1
0
1
RESET
1
0
INTERRUPT Cleared by reset
INTERRUPT Cleared by hardware
LVD RESET
35/125
1
ST7LITE0x, ST7LITESx
SYSTEM INTEGRITY MANAGEMENT (Cont'd) 8.4.3 Low Power Modes
www..com
set and the interrupt mask in the CC register is reset (RIM instruction).
Interrupt Event AVD event Enable Event Control Flag Bit AVDF AVDIE Exit from Wait Yes Exit from Halt No
Mode WAIT HALT
Description No effect on SI. AVD interrupts cause the device to exit from Wait mode. The SICSR register is frozen. The AVD remains active but the AVD interrupt cannot be used to exit from Halt mode.
8.4.3.1 Interrupts The AVD interrupt event generates an interrupt if the corresponding Enable Control Bit (AVDIE) is
36/125
1
ST7LITE0x, ST7LITESx
SYSTEM INTEGRITY MANAGEMENT (Cont'd) 8.4.4 Register Description www..com SYSTEM INTEGRITY (SI) CONTROL/STATUS REGISTER (SICSR) Read/Write If the AVDIE bit is set, an interrupt request is generated when the AVDF bit is set. Refer to Figure Reset Value: 0000 0x00 (0xh) 20 for additional details 0: VDD over AVD threshold 7 0 1: VDD under AVD threshold
0 0 0 0
LOCK ED LVDRF AVDF AVDIE
Bit 7:4 = Reserved, must be kept cleared. Bit 3 = LOCKED PLL Locked Flag This bit is set and cleared by hardware. It is set automatically when the PLL reaches its operating frequency. 0: PLL not locked 1: PLL locked Bit 2 = LVDRF LVD reset flag This bit indicates that the last Reset was generated by the LVD block. It is set by hardware (LVD reset) and cleared by software (writing zero). See WDGRF flag description in Section 11.1 for more details. When the LVD is disabled by OPTION BYTE, the LVDRF bit value is undefined. Bit 1 = AVDF Voltage Detector flag This read-only bit is set and cleared by hardware.
Bit 0 = AVDIE Voltage Detector interrupt enable This bit is set and cleared by software. It enables an interrupt to be generated when the AVDF flag is set. The pending interrupt information is automatically cleared when software enters the AVD interrupt routine. 0: AVD interrupt disabled 1: AVD interrupt enabled Application notes The LVDRF flag is not cleared when another RESET type occurs (external or watchdog), the LVDRF flag remains set to keep trace of the original failure. In this case, a watchdog reset can be detected by software while an external reset can not.
Table 8. System Integrity Register Map and Reset Values
Address (Hex.) 003Ah Register Label SICSR Reset Value 0 0 0 0 7 6 5 4 3 LOCKED 0 2 LVDRF x 1 AVDF 0 0 AVDIE 0
37/125
1
ST7LITE0x, ST7LITESx
9 POWER SAVING MODES
www..com 9.1 INTRODUCTION
9.2 SLOW MODE This mode has two targets: - To reduce power consumption by decreasing the internal clock in the device, - To adapt the internal clock frequency (fCPU) to the available supply voltage. SLOW mode is controlled by the SMS bit in the MCCSR register which enables or disables Slow mode. In this mode, the oscillator frequency is divided by 32. The CPU and peripherals are clocked at this lower frequency. Notes: SLOW-WAIT mode is activated when entering WAIT mode while the device is already in SLOW mode. SLOW mode has no effect on the Lite Timer which is already clocked at FOSC/32. Figure 22. SLOW Mode Clock Transition
To give a large measure of flexibility to the application in terms of power consumption, four main power saving modes are implemented in the ST7 (see Figure 21): SLOW, WAIT (SLOW WAIT), ACTIVE HALT and HALT. After a RESET the normal operating mode is selected by default (RUN mode). This mode drives the device (CPU and embedded peripherals) by means of a master clock which is based on the main oscillator frequency (fOSC). From RUN mode, the different power saving modes may be selected by setting the relevant register bits or by calling the specific ST7 software instruction whose action depends on the oscillator status. Figure 21. Power Saving Mode Transitions
High RUN
fOSC/32
fOSC
SLOW WAIT SLOW WAIT
fCPU
fOSC
SMS
ACTIVE HALT
NORMAL RUN MODE REQUEST
HALT Low POWER CONSUMPTION
38/125
1
ST7LITE0x, ST7LITESx
POWER SAVING MODES (Cont'd)
www..com 9.3 WAIT MODE
Figure 23. WAIT Mode Flow-chart
OSCILLATOR PERIPHERALS CPU I BIT ON ON OFF 0
WAIT mode places the MCU in a low power consumption mode by stopping the CPU. This power saving mode is selected by calling the `WFI' instruction. All peripherals remain active. During WAIT mode, the I bit of the CC register is cleared, to enable all interrupts. All other registers and memory remain unchanged. The MCU remains in WAIT mode until an interrupt or RESET occurs, whereupon the Program Counter branches to the starting address of the interrupt or Reset service routine. The MCU will remain in WAIT mode until a Reset or an Interrupt occurs, causing it to wake up. Refer to Figure 23.
WFI INSTRUCTION
N RESET N INTERRUPT Y OSCILLATOR PERIPHERALS CPU I BIT ON OFF ON 0 Y
256 CPU CLOCK CYCLE DELAY
OSCILLATOR PERIPHERALS CPU I BIT
ON ON ON X 1)
FETCH RESET VECTOR OR SERVICE INTERRUPT
Note: 1. Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped.
39/125
1
ST7LITE0x, ST7LITESx
POWER SAVING MODES (Cont'd)
www..com 9.4 ACTIVE-HALT AND HALT MODES
Figure 24. ACTIVE-HALT Timing Overview
RUN ACTIVE HALT 256 CPU CYCLE DELAY 1) RESET OR INTERRUPT RUN
ACTIVE-HALT and HALT modes are the two lowest power consumption modes of the MCU. They are both entered by executing the `HALT' instruction. The decision to enter either in ACTIVE-HALT or HALT mode is given by the LTCSR/ATCSR register status as shown in the following table:.
ATCSR LTCSR ATCSR ATCSR OVFIE TBIE bit CK1 bit CK0 bit bit 0 0 0 1 x x 0 1 x 1 x x 1 x 0 0 x 1 x 1 ACTIVE-HALT mode enabled ACTIVE-HALT mode disabled Meaning
HALT INSTRUCTION [Active Halt Enabled]
FETCH VECTOR
Figure 25. ACTIVE-HALT Mode Flow-chart
HALT INSTRUCTION (Active Halt enabled) OSCILLATOR ON PERIPHERALS 2) OFF CPU OFF I BIT 0
9.4.1 ACTIVE-HALT MODE ACTIVE-HALT mode is the lowest power consumption mode of the MCU with a real time clock available. It is entered by executing the `HALT' instruction when active halt mode is enabled. The MCU can exit ACTIVE-HALT mode on reception of a Lite Timer / AT Timer interrupt or a RESET. - When exiting ACTIVE-HALT mode by means of a RESET, a 256 CPU cycle delay occurs. After the start up delay, the CPU resumes operation by fetching the reset vector which woke it up (see Figure 25). - When exiting ACTIVE-HALT mode by means of an interrupt, the CPU immediately resumes operation by servicing the interrupt vector which woke it up (see Figure 25). When entering ACTIVE-HALT mode, the I bit in the CC register is cleared to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately. In ACTIVE-HALT mode, only the main oscillator and the selected timer counter (LT/AT) are running to keep a wake-up time base. All other peripherals are not clocked except those which get their clock supply from another clock generator (such as external or auxiliary oscillator). Caution: As soon as ACTIVE-HALT is enabled, executing a HALT instruction while the Watchdog is active does not generate a RESET if the WDGHALT bit is reset. This means that the device cannot spend more than a defined delay in this power saving mode.
N RESET N Y INTERRUPT 3) Y OSCILLATOR ON PERIPHERALS 2) OFF CPU ON I BIT X 4) 256 CPU CLOCK CYCLE DELAY OSCILLATOR PERIPHERALS CPU I BITS ON ON ON X 4)
FETCH RESET VECTOR OR SERVICE INTERRUPT
Notes: 1. This delay occurs only if the MCU exits ACTIVEHALT mode by means of a RESET. 2. Peripherals clocked with an external clock source can still be active. 3. Only the Lite Timer RTC and AT Timer interrupts can exit the MCU from ACTIVE-HALT mode. 4. Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped.
40/125
1
ST7LITE0x, ST7LITESx
POWER SAVING MODES (Cont'd) 9.4.2 HALT MODE www..com The HALT mode is the lowest power consumption mode of the MCU. It is entered by executing the `HALT' instruction when active halt mode is disabled. The MCU can exit HALT mode on reception of either a specific interrupt (see Table 6, "Interrupt Mapping," on page 31) or a RESET. When exiting HALT mode by means of a RESET or an interrupt, the oscillator is immediately turned on and the 256 CPU cycle delay is used to stabilize the oscillator. After the start up delay, the CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see Figure 27). When entering HALT mode, the I bit in the CC register is forced to 0 to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes immediately. In HALT mode, the main oscillator is turned off causing all internal processing to be stopped, including the operation of the on-chip peripherals. All peripherals are not clocked except the ones which get their clock supply from another clock generator (such as an external or auxiliary oscillator). The compatibility of Watchdog operation with HALT mode is configured by the "WDGHALT" option bit of the option byte. The HALT instruction when executed while the Watchdog system is enabled, can generate a Watchdog RESET (see section 15.1 on page 114 for more details). Figure 26. HALT Timing Overview
RUN HALT 256 CPU CYCLE DELAY RESET OR INTERRUPT FETCH VECTOR RUN
Figure 27. HALT Mode Flow-chart
HALT INSTRUCTION (Active Halt disabled) ENABLE WDGHALT 1) 1 WATCHDOG RESET OSCILLATOR OFF PERIPHERALS 2) OFF CPU OFF I BIT 0 N RESET N Y INTERRUPT 3) Y OSCILLATOR PERIPHERALS CPU I BIT ON OFF ON X 4) 0 WATCHDOG DISABLE
256 CPU CLOCK CYCLE DELAY OSCILLATOR PERIPHERALS CPU I BITS ON ON ON X 4)
FETCH RESET VECTOR OR SERVICE INTERRUPT
HALT INSTRUCTION [Active Halt disabled]
Notes: 1. WDGHALT is an option bit. See option byte section for more details. 2. Peripheral clocked with an external clock source can still be active. 3. Only some specific interrupts can exit the MCU from HALT mode (such as external interrupt). Refer to Table 6, "Interrupt Mapping," on page 31 for more details. 4. Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped. 5. If the PLL is enabled by option byte, it outputs the clock after a delay of tSTARTUP (see Figure 12).
41/125
1
ST7LITE0x, ST7LITESx
POWER SAVING MODES (Cont'd) 9.4.2.1 HALT Mode Recommendations www..com - Make sure that an external event is available to wake up the microcontroller from Halt mode. - When using an external interrupt to wake up the microcontroller, reinitialize the corresponding I/O as "Input Pull-up with Interrupt" before executing the HALT instruction. The main reason for this is that the I/O may be wrongly configured due to external interference or by an unforeseen logical condition. - For the same reason, reinitialize the level sensitiveness of each external interrupt as a precautionary measure. - The opcode for the HALT instruction is 0x8E. To avoid an unexpected HALT instruction due to a program counter failure, it is advised to clear all occurrences of the data value 0x8E from memory. For example, avoid defining a constant in ROM with the value 0x8E. - As the HALT instruction clears the I bit in the CC register to allow interrupts, the user may choose to clear all pending interrupt bits before executing the HALT instruction. This avoids entering other peripheral interrupt routines after executing the external interrupt routine corresponding to the wake-up event (reset or external interrupt).
42/125
1
ST7LITE0x, ST7LITESx
10 I/O PORTS
www..com 10.1 INTRODUCTION
The I/O ports offer different functional modes: - transfer of data through digital inputs and outputs and for specific pins: - external interrupt generation - alternate signal input/output for the on-chip peripherals. An I/O port contains up to 8 pins. Each pin can be programmed independently as digital input (with or without interrupt generation) or digital output. 10.2 FUNCTIONAL DESCRIPTION Each port has 2 main registers: - Data Register (DR) - Data Direction Register (DDR) and one optional register: - Option Register (OR) Each I/O pin may be programmed using the corresponding register bits in the DDR and OR registers: bit X corresponding to pin X of the port. The same correspondence is used for the DR register. The following description takes into account the OR register, (for specific ports which do not provide this register refer to the I/O Port Implementation section). The generic I/O block diagram is shown in Figure 28 10.2.1 Input Modes The input configuration is selected by clearing the corresponding DDR register bit. In this case, reading the DR register returns the digital value applied to the external I/O pin. Different input modes can be selected by software through the OR register. Note: Writing the DR register modifies the latch value but does not affect the pin status. External interrupt function When an I/O is configured as Input with Interrupt, an event on this I/O can generate an external interrupt request to the CPU. Each pin can independently generate an interrupt request. The interrupt sensitivity is independently programmable using the sensitivity bits in the EICR register. Each external interrupt vector is linked to a dedicated group of I/O port pins (see pinout description and interrupt section). If several input pins are selected simultaneously as interrupt source, these
are logically ANDed. For this reason if one of the interrupt pins is tied low, it may mask the others. External interrupts are hardware interrupts. Fetching the corresponding interrupt vector automatically clears the request latch. Changing the sensitivity of a particular external interrupt clears this pending interrupt. This can be used to clear unwanted pending interrupts. Spurious interrupts When enabling/disabling an external interrupt by setting/resetting the related OR register bit, a spurious interrupt is generated if the pin level is low and its edge sensitivity includes falling/rising edge. This is due to the edge detector input which is switched to '1' when the external interrupt is disabled by the OR register. To avoid this unwanted interrupt, a "safe" edge sensitivity (rising edge for enabling and falling edge for disabling) has to be selected before changing the OR register bit and configuring the appropriate sensitivity again. Caution: In case a pin level change occurs during these operations (asynchronous signal input), as interrupts are generated according to the current sensitivity, it is advised to disable all interrupts before and to reenable them after the complete previous sequence in order to avoid an external interrupt occurring on the unwanted edge. This corresponds to the following steps: 1. To enable an external interrupt: - set the interrupt mask with the SIM instruction (in cases where a pin level change could occur) - select rising edge - enable the external interrupt through the OR register - select the desired sensitivity if different from rising edge - reset the interrupt mask with the RIM instruction (in cases where a pin level change could occur) 2. To disable an external interrupt: - set the interrupt mask with the SIM instruction SIM (in cases where a pin level change could occur) - select falling edge - disable the external interrupt through the OR register - select rising edge
43/125
1
ST7LITE0x, ST7LITESx
- reset the interrupt mask with the RIM instruction (in cases where a pin level change could occur) www..com Output Modes The output configuration is selected by setting the corresponding DDR register bit. In this case, writing the DR register applies this digital value to the I/O pin through the latch. Then reading the DR register returns the previously stored value. Two different output modes can be selected by software through the OR register: Output push-pull and open-drain. DR register value and output pin status:
DR 0 1 Push-pull VSS VDD Open-drain Vss Floating
Note: When switching from input to output mode, the DR register has to be written first to drive the correct level on the pin as soon as the port is configured as an output.
10.2.2 Alternate Functions When an on-chip peripheral is configured to use a pin, the alternate function is automatically selected. This alternate function takes priority over the standard I/O programming under the following conditions: - When the signal is coming from an on-chip peripheral, the I/O pin is automatically configured in output mode (push-pull or open drain according to the peripheral). - When the signal is going to an on-chip peripheral, the I/O pin must be configured in floating input mode. In this case, the pin state is also digitally readable by addressing the DR register. Notes: - Input pull-up configuration can cause unexpected value at the input of the alternate peripheral input. - When an on-chip peripheral use a pin as input and output, this pin has to be configured in input floating mode.
44/125
1
ST7LITE0x, ST7LITESx
I/O PORTS (Cont'd) Figure 28. I/O Port General Block Diagram www..com
REGISTER ACCESS ALTERNATE OUTPUT 1 0 ALTERNATE ENABLE DR VDD P-BUFFER (see table below) PULL-UP (see table below) VDD
DDR PULL-UP CONDITION If implemented OR SEL N-BUFFER DDR SEL CMOS SCHMITT TRIGGER ANALOG INPUT DIODES (see table below) PAD
OR
EXTERNAL INTERRUPT SOURCE (eix)
Table 9. I/O Port Mode Options
Configuration Mode Input Output Floating with/without Interrupt Pull-up with/without Interrupt Push-pull Open Drain (logic level) Pull-Up Off On Off P-Buffer Off On Off On On Diodes to VDD to VSS
Legend: NI - not implemented Off - implemented not activated On - implemented and activated
DATA BUS
DR SEL
1 0
ALTERNATE INPUT FROM OTHER BITS
POLARITY SELECTION
45/125
1
ST7LITE0x, ST7LITESx
I/O PORTS (Cont'd) Tablewww..com 10. I/O Port Configurations
Hardware Configuration
VDD RPU PAD PULL-UP CONDITION DR REGISTER ACCESS
DR REGISTER
W DATA BUS R
INPUT 1)
ALTERNATE INPUT FROM OTHER PINS INTERRUPT CONDITION POLARITY SELECTION ANALOG INPUT EXTERNAL INTERRUPT SOURCE (eix)
OPEN-DRAIN OUTPUT 2)
VDD RPU PAD
DR REGISTER ACCESS
DR REGISTER
R/W
DATA BUS
ALTERNATE ENABLE
ALTERNATE OUTPUT
PUSH-PULL OUTPUT 2)
VDD RPU PAD
DR REGISTER ACCESS
DR REGISTER
R/W
DATA BUS
ALTERNATE ENABLE
ALTERNATE OUTPUT
Notes: 1. When the I/O port is in input configuration and the associated alternate function is enabled as an output, reading the DR register will read the alternate function output status. 2. When the I/O port is in output configuration and the associated alternate function is enabled as an input, the alternate function reads the pin status given by the DR register content.
46/125
1
ST7LITE0x, ST7LITESx
I/O PORTS (Cont'd) CAUTION: The alternate function must not be acwww..com tivated as long as the pin is configured as input with interrupt, in order to avoid generating spurious interrupts. Analog alternate function When the pin is used as an ADC input, the I/O must be configured as floating input. The analog multiplexer (controlled by the ADC registers) switches the analog voltage present on the selected pin to the common analog rail which is connected to the ADC input. It is recommended not to change the voltage level or loading on any port pin while conversion is in progress. Furthermore it is recommended not to have clocking pins located close to a selected analog pin. WARNING: The analog input voltage level must be within the limits stated in the absolute maximum ratings. 10.3 UNUSED I/O PINS Unused I/O pins must be connected to fixed voltage levels. Refer to Section 13.8. 10.4 LOW POWER MODES
Mode WAIT HALT Description No effect on I/O ports. External interrupts cause the device to exit from WAIT mode. No effect on I/O ports. External interrupts cause the device to exit from HALT mode. 01
INPUT floating/pull-up interrupt
10.5 INTERRUPTS The external interrupt event generates an interrupt if the corresponding configuration is selected with DDR and OR registers and the interrupt mask in the CC register is not active (RIM instruction).
Interrupt Event External interrupt on selected external event Enable Event Control Flag Bit DDRx ORx Exit from Wait Yes Exit from Halt Yes
10.6 I/O PORT IMPLEMENTATION The hardware implementation on each I/O port depends on the settings in the DDR and OR registers and specific feature of the I/O port such as ADC Input. Switching these I/O ports from one state to another should be done in a sequence that prevents unwanted side effects. Recommended safe transitions are illustrated in Figure 29 Other transitions are potentially risky and should be avoided, since they are likely to present unwanted side-effects such as spurious interrupt generation. Figure 29. Interrupt I/O Port State Transitions
00
INPUT floating (reset state)
10
OUTPUT open-drain
11
OUTPUT push-pull
XX
= DDR, OR
The I/O port register configurations are summarised as follows. Table 11. Port Configuration
Port Pin name
PA7 Port A PA6:1 PA0 PB4 PB3 PB2:1 PB0
Input (DDR=0) OR = 0 OR = 1
floating floating floating floating floating floating floating pull-up interrupt pull-up pull-up interrupt pull-up pull-up interrupt pull-up pull-up interrupt
Output (DDR=1) OR = 0 OR = 1
open drain open drain open drain open drain open drain open drain open drain push-pull push-pull push-pull push-pull push-pull push-pull push-pull
Port B
47/125
1
ST7LITE0x, ST7LITESx
I/O PORTS (Cont'd)
www..com
Table 12. I/O Port Register Map and Reset Values
Address (Hex.) 0000h 0001h 0002h 0003h 0004h 0005h Register Label PADR Reset Value PADDR Reset Value PAOR Reset Value PBDR Reset Value PBDDR Reset Value PBOR Reset Value 7 MSB 0 MSB 0 MSB 0 MSB 1 MSB 0 MSB 0 6 5 4 3 2 1 0 LSB 0 LSB 0 LSB 0 LSB 0 LSB 0 LSB 0
0 0 1 1 0 0
0 0 0 1 0 0
0 0 0 0 0 0
0 0 0 0 0 0
0 0 0 0 0 0
0 0 0 0 0 0
48/125
1
ST7LITE0x, ST7LITESx
11 ON-CHIP PERIPHERALS
www..com 11.1 LITE TIMER (LT)
11.1.1 Introduction The Lite Timer can be used for general-purpose timing functions. It is based on a free-running 8-bit upcounter with two software-selectable timebase periods, an 8-bit input capture register and watchdog function. 11.1.2 Main Features Realtime Clock - 8-bit upcounter - 1 ms or 2 ms timebase period (@ 8 MHz fOSC) - Maskable timebase interrupt Input Capture - 8-bit input capture register (LTICR) - Maskable interrupt with wakeup from Halt Mode capability Figure 30. Lite Timer Block Diagram
fLTIMER
Watchdog - Enabled by hardware or software (configurable by option byte) - Optional reset on HALT instruction (configurable by option byte) - Automatically resets the device unless disable bit is refreshed - Software reset (Forced Watchdog reset) - Watchdog reset status flag
To 12-bit AT TImer
fWDG fOSC/32 8-bit UPCOUNTER /2 fLTIMER 1
WATCHDOG
WATCHDOG RESET
Timebase 1 or 2 ms 0 (@ 8 MHz fOSC)
LTICR
8
LTIC
8-bit INPUT CAPTURE REGISTER LTCSR
ICIE 7 ICF TB TBIE TBF WDG RF WDGE WDGD 0
LTTB INTERRUPT REQUEST LTIC INTERRUPT REQUEST
49/125
1
ST7LITE0x, ST7LITESx
LITE TIMER (Cont'd) 11.1.3 Functional Description
www..com
The value of the 8-bit counter cannot be read or written by software. After an MCU reset, it starts incrementing from 0 at a frequency of fOSC/32. A counter overflow event occurs when the counter rolls over from F9h to 00h. If fOSC = 8 MHz, then the time period between two counter overflow events is 1 ms. This period can be doubled by setting the TB bit in the LTCSR register. When the timer overflows, the TBF bit is set by hardware and an interrupt request is generated if the TBIE is set. The TBF bit is cleared by software reading the LTCSR register. 11.1.3.1 Watchdog The watchdog is enabled using the WDGE bit. The normal Watchdog timeout is 2ms (@ = 8 MHz fOSC), after which it then generates a reset. To prevent this watchdog reset occuring, software must set the WDGD bit. The WDGD bit is cleared by hardware after tWDG. This means that software must write to the WDGD bit at regular intervals to prevent a watchdog reset occurring. Refer to Figure 31. If the watchdog is not enabled immediately after reset, the first watchdog timeout will be shorter than 2ms, because this period is counted starting from reset. Moreover, if a 2ms period has already elapsed after the last MCU reset, the watchdog reset will take place as soon as the WDGE bit is set. For these reasons, it is recommended to enable the Watchdog immediately after reset or else to set the WDGD bit before the WGDE bit so a watchdog reset will not occur for at least 2ms. Note: Software can use the timebase feature to set the WDGD bit at 1 or 2 ms intervals.
A Watchdog reset can be forced at any time by setting the WDGRF bit. To generate a forced watchdog reset, first watchdog has to be activated by setting the WDGE bit and then the WDGRF bit has to be set. The WDGRF bit also acts as a flag, indicating that the Watchdog was the source of the reset. It is automatically cleared after it has been read. Caution: When the WDGRF bit is set, software must clear it, otherwise the next time the watchdog is enabled (by hardware or software), the microcontroller will be immediately reset. Hardware Watchdog Option If Hardware Watchdog is selected by option byte, the watchdog is always active and the WDGE bit in the LTCSR is not used. Refer to the Option Byte description in the "device configuration and ordering information" section. Using Halt Mode with the Watchdog (option) If the Watchdog reset on HALT option is not selected by option byte, the Halt mode can be used when the watchdog is enabled. In this case, the HALT instruction stops the oscillator. When the oscillator is stopped, the Lite Timer stops counting and is no longer able to generate a Watchdog reset until the microcontroller receives an external interrupt or a reset. If an external interrupt is received, the WDG restarts counting after 256 CPU clocks. If a reset is generated, the Watchdog is disabled (reset state). If Halt mode with Watchdog is enabled by option byte (No watchdog reset on HALT instruction), it is recommended before executing the HALT instruction to refresh the WDG counter, to avoid an unexpected WDG reset immediately after waking up the microcontroller.
50/125
1
ST7LITE0x, ST7LITESx
LITE TIMER (Cont'd) Figure 31. Watchdog Timing Diagram www..com
HARDWARE CLEARS WDGD BIT
fWDG WDGD BIT INTERNAL WATCHDOG RESET
tWDG (2ms @ 8 MHz fOSC)
SOFTWARE SETS WDGD BIT
WATCHDOG RESET
51/125
1
ST7LITE0x, ST7LITESx
LITE TIMER (Cont'd) Inputwww..com Capture The 8-bit input capture register is used to latch the free-running upcounter after a rising or falling edge is detected on the LTIC pin. When an input capture occurs, the ICF bit is set and the LTICR register contains the value of the free-running upcounter. An interrupt is generated if the ICIE bit is set. The ICF bit is cleared by reading the LTICR register. The LTICR is a read only register and always contains the data from the last input capture. Input capture is inhibited if the ICF bit is set. 11.1.4 Low Power Modes
Mode SLOW WAIT ACTIVE HALT HALT Description No effect on Lite timer (this peripheral is driven directly by fOSC/32) No effect on Lite timer No effect on Lite timer Lite timer stops counting
11.1.5 Interrupts
Interrupt Event Timebase Event IC Event Event Flag TBF ICF Enable Control Bit TBIE ICIE Exit Exit from from Wait Halt Yes No Exit from ActiveHalt Yes No
Note: The TBF and ICF interrupt events are connected to separate interrupt vectors (see Interrupts chapter). Timebase and IC events generate an interrupt if the enable bit is set in the LTCSR register and the interrupt mask in the CC register is reset (RIM instruction).
Figure 32. Input Capture Timing Diagram
4s (@ 8 MHz fOSC)
fCPU fOSC/32 CLEARED BY S/W READING LTIC REGISTER
8-bit COUNTER
01h
02h
03h
04h
05h
06h
07h
LTIC PIN ICF FLAG LTICR REGISTER xxh 04h 07h
t
52/125
1
ST7LITE0x, ST7LITESx
LITE TIMER (Cont'd) 11.1.6 Register Description
www..com
LITE TIMER CONTROL/STATUS REGISTER (LTCSR) Read / Write Reset Value: 0x00 0000 (x0h)
7 ICIE ICF TB TBIE TBF 0 WDGR WDGE WDGD
0: No counter overflow 1: A counter overflow has occurred Bit 2 = WDGRF Force Reset/ Reset Status Flag This bit is used in two ways: it is set by software to force a watchdog reset. It is set by hardware when a watchdog reset occurs and cleared by hardware or by software. It is cleared by hardware only when an LVD reset occurs. It can be cleared by software after a read access to the LTCSR register. 0: No watchdog reset occurred. 1: Force a watchdog reset (write), or, a watchdog reset occurred (read). Bit 1 = WDGE Watchdog Enable This bit is set and cleared by software. 0: Watchdog disabled 1: Watchdog enabled Bit 0 = WDGD Watchdog Reset Delay This bit is set by software. It is cleared by hardware at the end of each tWDG period. 0: Watchdog reset not delayed 1: Watchdog reset delayed LITE TIMER INPUT CAPTURE REGISTER (LTICR) Read only Reset Value: 0000 0000 (00h)
7 ICR7 ICR6 ICR5 ICR4 ICR3 ICR2 ICR1 0 ICR0
Bit 7 = ICIE Interrupt Enable. This bit is set and cleared by software. 0: Input Capture (IC) interrupt disabled 1: Input Capture (IC) interrupt enabled Bit 6 = ICF Input Capture Flag. This bit is set by hardware and cleared by software by reading the LTICR register. Writing to this bit does not change the bit value. 0: No input capture 1: An input capture has occurred Note: After an MCU reset, software must initialise the ICF bit by reading the LTICR register Bit 5 = TB Timebase period selection. This bit is set and cleared by software. 0: Timebase period = tOSC * 8000 (1ms @ 8 MHz) 1: Timebase period = tOSC * 16000 (2ms @ 8 MHz) Bit 4 = TBIE Timebase Interrupt enable. This bit is set and cleared by software. 0: Timebase (TB) interrupt disabled 1: Timebase (TB) interrupt enabled Bit 3 = TBF Timebase Interrupt Flag. This bit is set by hardware and cleared by software reading the LTCSR register. Writing to this bit has no effect.
Bit 7:0 = ICR[7:0] Input Capture Value These bits are read by software and cleared by hardware after a reset. If the ICF bit in the LTCSR is cleared, the value of the 8-bit up-counter will be captured when a rising or falling edge occurs on the LTIC pin.
Table 13. Lite Timer Register Map and Reset Values
Address (Hex.) 0B 0C Register Label LTCSR Reset Value LTICR Reset Value 7 ICIE 0 ICR7 0 6 ICF x ICR6 0 5 TB 0 ICR5 0 4 TBIE 0 ICR4 0 3 TBF 0 ICR3 0 2 WDGRF 0 ICR2 0 1 WDGE 0 ICR1 0 0 WDGD 0 ICR0 0
53/125
1
ST7LITE0x, ST7LITESx
11.2 12-BIT AUTORELOAD TIMER (AT) 11.2.1 Introduction
www..com

The 12-bit Autoreload Timer can be used for general-purpose timing functions. It is based on a freerunning 12-bit upcounter with a PWM output channel. 11.2.2 Main Features 12-bit upcounter with 12-bit autoreload register (ATR) Maskable overflow interrupt Figure 33. Block Diagram
7 ATCSR 0 0 0 CK1 CK0
PWM signal generator Frequency range 2KHz-4MHz (@ 8 MHz fCPU) - Programmable duty-cycle - Polarity control - Maskable Compare interrupt Output Compare Function
0 OVF OVFIE CMPIE
OVF INTERRUPT REQUEST
fLTIMER (1 ms timebase @ 8MHz) fCPU
CMPF0 fCOUNTER CNTR 12-BIT UPCOUNTER
CMP INTERRUPT REQUEST
Update on OVF Event
12-BIT AUTORELOAD VALUE
ATR OE0 bit PWM GENERATION OE0 bit CMPF0 bit 0 COMPPARE OP0 bit fPWM POLARITY OUTPUT CONTROL DCR0H DCR0L
Preload
Preload on OVF Event IF OE0=1
PWM0
1
12-BIT DUTY CYCLE VALUE (shadow)
54/125
1
ST7LITE0x, ST7LITESx
12-BIT AUTORELOAD TIMER (Cont'd) 11.2.3 Functional Description www..com PWM Mode This mode allows a Pulse Width Modulated signals to be generated on the PWM0 output pin with minimum core processing overhead. The PWM0 output signal can be enabled or disabled using the OE0 bit in the PWMCR register. When this bit is set the PWM I/O pin is configured as output pushpull alternate function. Note: CMPF0 is available in PWM mode (see PWM0CSR description on page 58). PWM Frequency and Duty Cycle The PWM signal frequency (fPWM) is controlled by the counter period and the ATR register value. fPWM = fCOUNTER / (4096 - ATR) Following the above formula, if fCPU is 8 MHz, the maximum value of fPWM is 4 Mhz (ATR register value = 4094), and the minimum value is 2 kHz (ATR register value = 0). Note: The maximum value of ATR is 4094 because it must be lower than the DCR value which must be 4095 in this case. At reset, the counter starts counting from 0. Software must write the duty cycle value in the DCR0H and DCR0L preload registers. The DCR0H register must be written first. See caution below.
When a upcounter overflow occurs (OVF event), the ATR value is loaded in the upcounter, the preloaded Duty cycle value is transferred to the Duty Cycle register and the PWM0 signal is set to a high level. When the upcounter matches the DCRx value the PWM0 signals is set to a low level. To obtain a signal on the PWM0 pin, the contents of the DCR0 register must be greater than the contents of the ATR register. The polarity bit can be used to invert the output signal. The maximum available resolution for the PWM0 duty cycle is: Resolution = 1 / (4096 - ATR) Note: To get the maximum resolution (1/4096), the ATR register must be 0. With this maximum resolution and assuming that DCR=ATR, a 0% or 100% duty cycle can be obtained by changing the polarity . Caution: As soon as the DCR0H is written, the compare function is disabled and will start only when the DCR0L value is written. If the DCR0H write occurs just before the compare event, the signal on the PWM output may not be set to a low level. In this case, the DCRx register should be updated just after an OVF event. If the DCR and ATR values are close, then the DCRx register shouldbe updated just before an OVF event, in order not to miss a compare event and to have the right signal applied on the PWM output.
Figure 34. PWM Function
4095 DUTY CYCLE REGISTER (DCR0)
COUNTER
AUTO-RELOAD REGISTER (ATR) 000
t
PWM0 OUTPUT
WITH OE0=1 AND OP0=0 WITH OE0=1 AND OP0=1
55/125
1
ST7LITE0x, ST7LITESx
12-BIT AUTORELOAD TIMER (Cont'd) Figure 35. PWM Signal Example www..com
fCOUNTER ATR= FFDh PWM0 OUTPUT WITH OE0=1 AND OP0=0 COUNTER FFDh FFEh FFFh FFDh FFEh FFFh FFDh FFEh
DCR0=FFEh
t
Output Compare Mode To use this function, the OE bit must be 0, otherwise the compare is done with the shadow register instead of the DCRx register. Software must then write a 12-bit value in the DCR0H and DCR0L registers. This value will be loaded immediately (without waiting for an OVF event). The DCR0H must be written first, the output compare function starts only when the DCR0L value is written. When the 12-bit upcounter (CNTR) reaches the value stored in the DCR0H and DCR0L registers, the CMPF0 bit in the PWM0CSR register is set and an interrupt request is generated if the CMPIE bit is set. Note: The output compare function is only available for DCRx values other than 0 (reset value). Caution: At each OVF event, the DCRx value is written in a shadow register, even if the DCR0L value has not yet been written (in this case, the shadow register will contain the new DCR0H value and the old DCR0L value), then: - If OE=1 (PWM mode): the compare is done between the timer counter and the shadow register (and not DCRx) - if OE=0 (OCMP mode): the compare is done between the timer counter and DCRx. There is no PWM signal.
The compare between DCRx or the shadow register and the timer counter is locked until DCR0L is written. 11.2.4 Low Power Modes Description The input frequency is divided SLOW by 32 WAIT No effect on AT timer AT timer halted except if CK0=1, ACTIVE-HALT CK1=0 and OVFIE=1 HALT AT timer halted 11.2.5 Interrupts
Interrupt Event 1) Overflow Event CMP Event Enable Exit Exit Event Control from from Flag Bit Wait Halt OVF OVFIE Yes No No Exit from ActiveHalt Yes2) No
Mode
CMPFx CMPIE Yes
Notes: 1. The interrupt events are connected to separate interrupt vectors (see Interrupts chapter). They generate an interrupt if the enable bit is set in the ATCSR register and the interrupt mask in the CC register is reset (RIM instruction). 2. only if CK0=1and CK1=0
56/125
1
ST7LITE0x, ST7LITESx
12-BIT AUTORELOAD TIMER (Cont'd) 11.2.6 Register Description
www..com
TIMER CONTROL STATUS REGISTER (ATCSR) Read / Write Reset Value: 0000 0000 (00h)
7 0 0 0 CK1 CK0 OVF 0 OVFIE CMPIE
hardware after a reset. It allows to mask the interrupt generation when CMPF bit is set. 0: CMPF interrupt disabled 1: CMPF interrupt enabled
COUNTER REGISTER HIGH (CNTRH) Read only Reset Value: 0000 0000 (00h)
15 8 0 0 0 CN11 CN10 CN9 CN8
Bit 7:5 = Reserved, must be kept cleared.
0
Bit 4:3 = CK[1:0] Counter Clock Selection. These bits are set and cleared by software and cleared by hardware after a reset. They select the clock frequency of the counter.
Counter Clock Selection OFF fLTIMER (1 ms timebase @ 8 MHz) fCPU Reserved CK1 0 0 1 1 CK0 0 1 0 1
COUNTER REGISTER LOW (CNTRL) Read only Reset Value: 0000 0000 (00h)
7 CN7 CN6 CN5 CN4 CN3 CN2 CN1 0 CN0
Bits 15:12 = Reserved, must be kept cleared. Bit 2 = OVF Overflow Flag. This bit is set by hardware and cleared by software by reading the ATCSR register. It indicates the transition of the counter from FFFh to ATR value. 0: No counter overflow occurred 1: Counter overflow occurred Caution: When set, the OVF bit stays high for 1 fCOUNTER cycle, (up to 1ms depending on the clock selection). Bits 11:0 = CNTR[11:0] Counter Value. This 12-bit register is read by software and cleared by hardware after a reset. The counter is incremented continuously as soon as a counter clock is selected. To obtain the 12-bit value, software should read the counter value in two consecutive read operations. The CNTRH register can be incremented between the two reads, and in order to be accurate when fTIMER=fCPU, the software should take this into account when CNTRL and CNTRH are read. If CNTRL is close to its highest value, CNTRH could be incremented before it is read. When a counter overflow occurs, the counter restarts from the value specified in the ATR register.
Bit 1 = OVFIE Overflow Interrupt Enable. This bit is read/write by software and cleared by hardware after a reset. 0: OVF interrupt disabled 1: OVF interrupt enabled
Bit 0 = CMPIE Compare Interrupt Enable. This bit is read/write by software and clear by
57/125
1
ST7LITE0x, ST7LITESx
12-BIT AUTORELOAD TIMER (Cont'd) AUTO RELOAD REGISTER (ATRH) Read www..com / Write Reset Value: 0000 0000 (00h)
15 0 0 0 0 ATR11 ATR10 ATR9 8 ATR8
PWM0 DUTY CYCLE REGISTER LOW (DCR0L) Read / Write Reset Value: 0000 0000 (00h)
7 DCR7 DCR6 DCR5 DCR4 DCR3 DCR2 0 DCR1 DCR0
AUTO RELOAD REGISTER (ATRL) Read / Write Reset Value: 0000 0000 (00h)
7 ATR7 ATR6 ATR5 ATR4 ATR3 ATR2 ATR1 0 ATR0
Bits 15:12 = Reserved, must be kept cleared.
Bits 11:0 = DCR[11:0] PWMx Duty Cycle Value This 12-bit value is written by software. The high register must be written first. In PWM mode (OE0=1 in the PWMCR register) the DCR[11:0] bits define the duty cycle of the PWM0 output signal (see Figure 34). In Output Compare mode, (OE0=0 in the PWMCR register) they define the value to be compared with the 12bit upcounter value.
Bits 15:12 = Reserved, must be kept cleared.
Bits 11:0 = ATR[11:0] Autoreload Register. This is a 12-bit register which is written by software. The ATR register value is automatically loaded into the upcounter when an overflow occurs. The register value is used to set the PWM frequency. PWM0 DUTY CYCLE REGISTER HIGH (DCR0H) Read / Write Reset Value: 0000 0000 (00h)
15 0 0 0 0 8
PWM0 CONTROL/STATUS (PWM0CSR) Read / Write Reset Value: 0000 0000 (00h)
7 0 0 0 0 0 0
REGISTER
0 OP0 CMPF0
Bit 7:2= Reserved, must be kept cleared.
DCR11 DCR10 DCR9 DCR8
Bit 1 = OP0 PWM0 Output Polarity. This bit is read/write by software and cleared by hardware after a reset. This bit selects the polarity of the PWM0 signal. 0: The PWM0 signal is not inverted. 1: The PWM0 signal is inverted. Bit 0 = CMPF0 PWM0 Compare Flag. This bit is set by hardware and cleared by software by reading the PWM0CSR register. It indicates that the upcounter value matches the DCR0 register value. 0: Upcounter value does not match DCR value. 1: Upcounter value matches DCR value.
58/125
1
ST7LITE0x, ST7LITESx
12-BIT AUTORELOAD TIMER (Cont'd) PWMwww..com REGISTER (PWMCR) OUTPUT CONTROL Read/Write Reset Value: 0000 0000 (00h)
7
0 0 0 0 0 0 0
Bits 7:1 = Reserved, must be kept cleared. Bit 0 = OE0 PWM0 Output enable. This bit is set and cleared by software. 0: PWM0 output Alternate Function disabled (I/O pin free for general purpose I/O) 1: PWM0 output enabled
0
OE0
Table 14. Register Map and Reset Values
Address (Hex.) 0D 0E 0F 10 11 12 13 17 18 Register Label ATCSR Reset Value CNTRH Reset Value CNTRL Reset Value ATRH Reset Value ATRL Reset Value PWMCR Reset Value PWM0CSR Reset Value DCR0H Reset Value DCR0L Reset Value 7 6 5 4 CK1 0 0 CN4 0 0 ATR4 0 0 0 0 DCR4 0 3 CK0 0 CN11 0 CN3 0 ATR11 0 ATR3 0 0 0 DCR11 0 DCR3 0 2 OVF 0 CN10 0 CN2 0 ATR10 0 ATR2 0 0 0 DCR10 0 DCR2 0 1 OVFIE 0 CN9 0 CN1 0 ATR9 0 ATR1 0 0 OP 0 DCR9 0 DCR1 0 0 CMPIE 0 CN8 0 CN0 0 ATR8 0 ATR0 0 OE0 0 CMPF0 0 DCR8 0 DCR0 0
0 0 CN7 0 0 ATR7 0 0 0 0 DCR7 0
0 0 CN6 0 0 ATR6 0 0 0 0 DCR6 0
0 0 CN5 0 0 ATR5 0 0 0 0 DCR5 0
59/125
1
ST7LITE0x, ST7LITESx
11.3 SERIAL PERIPHERAL INTERFACE (SPI) 11.3.1 Introduction www..com The Serial Peripheral Interface (SPI) allows fullduplex, synchronous, serial communication with external devices. An SPI system may consist of a master and one or more slaves however the SPI interface can not be a master in a multi-master system. 11.3.2 Main Features Full duplex synchronous transfers (on 3 lines) Simplex synchronous transfers (on 2 lines) Master or slave operation Six master mode frequencies (fCPU/4 max.) fCPU/2 max. slave mode frequency (see note) SS Management by software or hardware Programmable clock polarity and phase End of transfer interrupt flag Write collision, Master Mode Fault and Overrun flags Note: In slave mode, continuous transmission is not possible at maximum frequency due to the software overhead for clearing status flags and to initiate the next transmission sequence. 11.3.3 General Description Figure 36 shows the serial peripheral interface (SPI) block diagram. There are 3 registers: - SPI Control Register (SPICR) - SPI Control/Status Register (SPICSR) - SPI Data Register (SPIDR) The SPI is connected to external devices through 3 pins: - MISO: Master In / Slave Out data - MOSI: Master Out / Slave In data - SCK: Serial Clock out by SPI masters and input by SPI slaves - SS: Slave select: This input signal acts as a `chip select' to let the SPI master communicate with slaves individually and to avoid contention on the data lines. Slave SS inputs can be driven by standard I/O ports on the master MCU.
Figure 36. Serial Peripheral Interface Block Diagram
Data/Address Bus SPIDR Read Read Buffer Interrupt request
MOSI MISO
8-Bit Shift Register
7 SPIF WCOL OVR MODF 0
SPICSR
SOD SSM
0 SSI
SOD bit
Write
SS
SPI STATE CONTROL
7 SPIE
1 0
SCK
SPICR
0
SPE SPR2 MSTR CPOL CPHA SPR1 SPR0
MASTER CONTROL SERIAL CLOCK GENERATOR
SS
60/125
1
ST7LITE0x, ST7LITESx
SERIAL PERIPHERAL INTERFACE (Cont'd) 11.3.3.1 Functional Description www..com A basic example of interconnections between a single master and a single slave is illustrated in Figure 37. The MOSI pins are connected together and the MISO pins are connected together. In this way data is transferred serially between master and slave (most significant bit first). The communication is always initiated by the master. When the master device transmits data to a slave device via MOSI pin, the slave device reFigure 37. Single Master/ Single Slave Application
SLAVE LSBit MISO MISO MSBit LSBit
sponds by sending data to the master device via the MISO pin. This implies full duplex communication with both data out and data in synchronized with the same clock signal (which is provided by the master device via the SCK pin). To use a single data line, the MISO and MOSI pins must be connected at each node (in this case only simplex communication is possible). Four possible data/clock timing relationships may be chosen (see Figure 40) but master and slave must be programmed with the same timing mode.
MASTER MSBit
8-BIT SHIFT REGISTER
8-BIT SHIFT REGISTER
MOSI
MOSI
SPI CLOCK GENERATOR
SCK SS +5V
SCK SS
Not used if SS is managed by software
61/125
1
ST7LITE0x, ST7LITESx
SERIAL PERIPHERAL INTERFACE (Cont'd) 11.3.3.2 Slave Select Management www..com As an alternative to using the SS pin to control the Slave Select signal, the application can choose to manage the Slave Select signal by software. This is configured by the SSM bit in the SPICSR register (see Figure 39) In software management, the external SS pin is free for other application uses and the internal SS signal level is driven by writing to the SSI bit in the SPICSR register. In Master mode: - SS internal must be held high continuously
In Slave Mode: There are two cases depending on the data/clock timing relationship (see Figure 38): If CPHA=1 (data latched on 2nd clock edge): - SS internal must be held low during the entire transmission. This implies that in single slave applications the SS pin either can be tied to VSS, or made free for standard I/O by managing the SS function by software (SSM= 1 and SSI=0 in the in the SPICSR register) If CPHA=0 (data latched on 1st clock edge): - SS internal must be held low during byte transmission and pulled high between each byte to allow the slave to write to the shift register. If SS is not pulled high, a Write Collision error will occur when the slave writes to the shift register (see Section 11.3.5.3).
Figure 38. Generic SS Timing Diagram
MOSI/MISO Master SS Slave SS (if CPHA=0) Slave SS (if CPHA=1)
Byte 1
Byte 2
Byte 3
Figure 39. Hardware/Software Slave Select Management SSM bit
SSI bit SS external pin
1 0
SS internal
62/125
1
ST7LITE0x, ST7LITESx
SERIAL PERIPHERAL INTERFACE (Cont'd) 11.3.3.3 Master Mode Operation www..com In master mode, the serial clock is output on the SCK pin. The clock frequency, polarity and phase are configured by software (refer to the description of the SPICSR register). Note: The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL=1 or pulling down SCK if CPOL=0). How to operate the SPI in master mode To operate the SPI in master mode, perform the following steps in order: 1. Write to the SPICR register: - Select the clock frequency by configuring the SPR[2:0] bits. - Select the clock polarity and clock phase by configuring the CPOL and CPHA bits. Figure 40 shows the four possible configurations. Note: The slave must have the same CPOL and CPHA settings as the master. 2. Write to the SPICSR register: - Either set the SSM bit and set the SSI bit or clear the SSM bit and tie the SS pin high for the complete byte transmit sequence. 3. Write to the SPICR register: - Set the MSTR and SPE bits Note: MSTR and SPE bits remain set only if SS is high. Important note: if the SPICSR register is not written first, the SPICR register setting (MSTR bit) may be not taken into account. The transmit sequence begins when software writes a byte in the SPIDR register. 11.3.3.4 Master Mode Transmit Sequence When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the MOSI pin most significant bit first. When data transfer is complete: - The SPIF bit is set by hardware - An interrupt request is generated if the SPIE bit is set and the interrupt mask in the CCR register is cleared. Clearing the SPIF bit is performed by the following software sequence: 1. An access to the SPICSR register while the SPIF bit is set 2. A read to the SPIDR register.
Note: While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read. 11.3.3.5 Slave Mode Operation In slave mode, the serial clock is received on the SCK pin from the master device. To operate the SPI in slave mode: 1. Write to the SPICSR register to perform the following actions: - Select the clock polarity and clock phase by configuring the CPOL and CPHA bits (see Figure 40). Note: The slave must have the same CPOL and CPHA settings as the master. - Manage the SS pin as described in Section 11.3.3.2 and Figure 38. If CPHA=1 SS must be held low continuously. If CPHA=0 SS must be held low during byte transmission and pulled up between each byte to let the slave write in the shift register. 2. Write to the SPICR register to clear the MSTR bit and set the SPE bit to enable the SPI I/O functions. 11.3.3.6 Slave Mode Transmit Sequence When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the MISO pin most significant bit first. The transmit sequence begins when the slave device receives the clock signal and the most significant bit of the data on its MOSI pin. When data transfer is complete: - The SPIF bit is set by hardware - An interrupt request is generated if SPIE bit is set and interrupt mask in the CCR register is cleared. Clearing the SPIF bit is performed by the following software sequence: 1. An access to the SPICSR register while the SPIF bit is set. 2. A write or a read to the SPIDR register. Notes: While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read. The SPIF bit can be cleared during a second transmission; however, it must be cleared before the second SPIF bit in order to prevent an Overrun condition (see Section 11.3.5.2).
63/125
1
ST7LITE0x, ST7LITESx
SERIAL PERIPHERAL INTERFACE (Cont'd) 11.3.4 Clock Phase and Clock Polarity www..com Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits (See Figure 40). Note: The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL=1 or pulling down SCK if CPOL=0). The combination of the CPOL clock polarity and CPHA (clock phase) bits selects the data capture clock edge Figure 40. Data Clock Timing Diagram
Figure 40, shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK pin, the MISO pin, the MOSI pin are directly connected between the master and the slave device. Note: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit.
CPHA =1
SCK (CPOL = 1) SCK (CPOL = 0)
MISO (from master) MOSI (from slave) SS (to slave)
CAPTURE STROBE
MSBit
Bit 6
Bit 5
Bit 4
Bit3
Bit 2
Bit 1
LSBit
MSBit
Bit 6
Bit 5
Bit 4
Bit3
Bit 2
Bit 1
LSBit
CPHA =0
SCK (CPOL = 1) SCK (CPOL = 0)
MISO (from master) MOSI (from slave) SS (to slave)
CAPTURE STROBE
MSBit
Bit 6
Bit 5
Bit 4
Bit3
Bit 2
Bit 1
LSBit
MSBit
Bit 6
Bit 5
Bit 4
Bit3
Bit 2
Bit 1
LSBit
Note: This figure should not be used as a replacement for parametric information. Refer to the Electrical Characteristics chapter.
64/125
1
ST7LITE0x, ST7LITESx
SERIAL PERIPHERAL INTERFACE (Cont'd) 11.3.5 Error Flags www..com 11.3.5.1 Master Mode Fault (MODF) Master mode fault occurs when the master device has its SS pin pulled low. When a Master mode fault occurs: - The MODF bit is set and an SPI interrupt request is generated if the SPIE bit is set. - The SPE bit is reset. This blocks all output from the device and disables the SPI peripheral. - The MSTR bit is reset, thus forcing the device into slave mode. Clearing the MODF bit is done through a software sequence: 1. A read access to the SPICSR register while the MODF bit is set. 2. A write to the SPICR register. Notes: To avoid any conflicts in an application with multiple slaves, the SS pin must be pulled high during the MODF bit clearing sequence. The SPE and MSTR bits may be restored to their original state during or after this clearing sequence. Hardware does not allow the user to set the SPE and MSTR bits while the MODF bit is set except in the MODF bit clearing sequence. 11.3.5.2 Overrun Condition (OVR) An overrun condition occurs, when the master device has sent a data byte and the slave device has
not cleared the SPIF bit issued from the previously transmitted byte. When an Overrun occurs: - The OVR bit is set and an interrupt request is generated if the SPIE bit is set. In this case, the receiver buffer contains the byte sent after the SPIF bit was last cleared. A read to the SPIDR register returns this byte. All other bytes are lost. The OVR bit is cleared by reading the SPICSR register. 11.3.5.3 Write Collision Error (WCOL) A write collision occurs when the software tries to write to the SPIDR register while a data transfer is taking place with an external device. When this happens, the transfer continues uninterrupted; and the software write will be unsuccessful. Write collisions can occur both in master and slave mode. See also Section 11.3.3.2 Slave Select Management. Note: a "read collision" will never occur since the received data byte is placed in a buffer in which access is always synchronous with the MCU operation. The WCOL bit in the SPICSR register is set if a write collision occurs. No SPI interrupt is generated when the WCOL bit is set (the WCOL bit is a status flag only). Clearing the WCOL bit is done through a software sequence (see Figure 41).
Figure 41. Clearing the WCOL bit (Write Collision Flag) Software Sequence Clearing sequence after SPIF = 1 (end of a data byte transfer) 1st Step Read SPICSR
RESULT
2nd Step
Read SPIDR
SPIF =0 WCOL=0
Clearing sequence before SPIF = 1 (during a data byte transfer) 1st Step 2nd Step Read SPICSR
RESULT
Read SPIDR
WCOL=0
Note: Writing to the SPIDR register instead of reading it does not reset the WCOL bit
65/125
1
ST7LITE0x, ST7LITESx
SERIAL PERIPHERAL INTERFACE (Cont'd) 11.3.5.4 Single Master Systems www..com A typical single master system may be configured, using an MCU as the master and four MCUs as slaves (see Figure 42). The master device selects the individual slave devices by using four pins of a parallel port to control the four SS pins of the slave devices. The SS pins are pulled high during reset since the master device ports will be forced to be inputs at that time, thus disabling the slave devices.
Note: To prevent a bus conflict on the MISO line the master allows only one active slave device during a transmission. For more security, the slave device may respond to the master with the received data byte. Then the master will receive the previous byte back from the slave device if all MISO and MOSI pins are connected and the slave has not written to its SPIDR register. Other transmission security methods can use ports for handshake lines or data bytes with command fields.
Figure 42. Single Master / Multiple Slave Configuration
SS SCK Slave MCU MOSI MISO SCK Slave MCU
SS SCK Slave MCU
SS SCK Slave MCU
SS
MOSI MISO
MOSI MISO
MOSI MISO
MOSI MISO SCK Master MCU 5V SS Ports
66/125
1
ST7LITE0x, ST7LITESx
SERIAL PERIPHERAL INTERFACE (Cont'd) 11.3.6 Low Power Modes
www..com
Mode WAIT
HALT
Description No effect on SPI. SPI interrupt events cause the device to exit from WAIT mode. SPI registers are frozen. In HALT mode, the SPI is inactive. SPI operation resumes when the MCU is woken up by an interrupt with "exit from HALT mode" capability. The data received is subsequently read from the SPIDR register when the software is running (interrupt vector fetching). If several data are received before the wakeup event, then an overrun error is generated. This error can be detected after the fetch of the interrupt routine that woke up the device.
SPI exits from Slave mode, it returns to normal state immediately. Caution: The SPI can wake up the ST7 from Halt mode only if the Slave Select signal (external SS pin or the SSI bit in the SPICSR register) is low when the ST7 enters Halt mode. So if Slave selection is configured as external (see Section 11.3.3.2), make sure the master drives a low level on the SS pin when the slave enters Halt mode. 11.3.7 Interrupts
Interrupt Event Enable Event Control Flag Bit Exit from Wait Yes SPIE Yes Yes Exit from Halt Yes No No
11.3.6.1 Using the SPI to wakeup the MCU from Halt mode In slave configuration, the SPI is able to wakeup the ST7 device from HALT mode through a SPIF interrupt. The data received is subsequently read from the SPIDR register when the software is running (interrupt vector fetch). If multiple data transfers have been performed before software clears the SPIF bit, then the OVR bit is set by hardware. Note: When waking up from Halt mode, if the SPI remains in Slave mode, it is recommended to perform an extra communications cycle to bring the SPI from Halt mode state to normal state. If the
SPI End of TransSPIF fer Event Master Mode Fault MODF Event Overrun Error OVR
Note: The SPI interrupt events are connected to the same interrupt vector (see Interrupts chapter). They generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction).
67/125
1
ST7LITE0x, ST7LITESx
SERIAL PERIPHERAL INTERFACE (Cont'd) 11.3.8 Register Description www..com CONTROL REGISTER (SPICR) Read/Write Reset Value: 0000 xxxx (0xh)
7 SPIE SPE SPR2 MSTR CPOL CPHA SPR1 0 SPR0
Bit 7 = SPIE Serial Peripheral Interrupt Enable. This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SPI interrupt is generated whenever SPIF=1, MODF=1 or OVR=1 in the SPICSR register Bit 6 = SPE Serial Peripheral Output Enable. This bit is set and cleared by software. It is also cleared by hardware when, in master mode, SS=0 (see Section 11.3.5.1 Master Mode Fault (MODF)). The SPE bit is cleared by reset, so the SPI peripheral is not initially connected to the external pins. 0: I/O pins free for general purpose I/O 1: SPI I/O pin alternate functions enabled Bit 5 = SPR2 Divider Enable. This bit is set and cleared by software and is cleared by reset. It is used with the SPR[1:0] bits to set the baud rate. Refer to Table 15 SPI Master mode SCK Frequency. 0: Divider by 2 enabled 1: Divider by 2 disabled Note: This bit has no effect in slave mode. Bit 4 = MSTR Master Mode. This bit is set and cleared by software. It is also cleared by hardware when, in master mode, SS=0 (see Section 11.3.5.1 Master Mode Fault (MODF)). 0: Slave mode 1: Master mode. The function of the SCK pin changes from an input to an output and the functions of the MISO and MOSI pins are reversed.
Bit 3 = CPOL Clock Polarity. This bit is set and cleared by software. This bit determines the idle state of the serial Clock. The CPOL bit affects both the master and slave modes. 0: SCK pin has a low level idle state 1: SCK pin has a high level idle state Note: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit. Bit 2 = CPHA Clock Phase. This bit is set and cleared by software. 0: The first clock transition is the first data capture edge. 1: The second clock transition is the first capture edge. Note: The slave must have the same CPOL and CPHA settings as the master. Bits 1:0 = SPR[1:0] Serial Clock Frequency. These bits are set and cleared by software. Used with the SPR2 bit, they select the baud rate of the SPI serial clock SCK output by the SPI in master mode. Note: These 2 bits have no effect in slave mode. Table 15. SPI Master mode SCK Frequency Serial Clock fCPU/4 fCPU/8 fCPU/16 fCPU/32 fCPU/64 fCPU/128 SPR2 1 0 0 1 0 0 SPR1 0 0 0 1 1 1 SPR0 0 0 1 0 0 1
68/125
1
ST7LITE0x, ST7LITESx
SERIAL PERIPHERAL INTERFACE (Cont'd) CONTROL/STATUS REGISTER (SPICSR) www..com Read/Write (some bits Read Only) Reset Value: 0000 0000 (00h)
7 SPIF WCOL OVR MODF SOD SSM 0 SSI
Bit 3 = Reserved, must be kept cleared. Bit 2 = SOD SPI Output Disable. This bit is set and cleared by software. When set, it disables the alternate function of the SPI output (MOSI in master mode / MISO in slave mode) 0: SPI output enabled (if SPE=1) 1: SPI output disabled Bit 1 = SSM SS Management. This bit is set and cleared by software. When set, it disables the alternate function of the SPI SS pin and uses the SSI bit value instead. See Section 11.3.3.2 Slave Select Management. 0: Hardware management (SS managed by external pin) 1: Software management (internal SS signal controlled by SSI bit. External SS pin free for general-purpose I/O) Bit 0 = SSI SS Internal Mode. This bit is set and cleared by software. It acts as a `chip select' by controlling the level of the SS slave select signal when the SSM bit is set. 0 : Slave selected 1 : Slave deselected DATA I/O REGISTER (SPIDR) Read/Write Reset Value: Undefined
7 0 D6 D5 D4 D3 D2 D1 D0
Bit 7 = SPIF Serial Peripheral Data Transfer Flag (Read only). This bit is set by hardware when a transfer has been completed. An interrupt is generated if SPIE=1 in the SPICR register. It is cleared by a software sequence (an access to the SPICSR register followed by a write or a read to the SPIDR register). 0: Data transfer is in progress or the flag has been cleared. 1: Data transfer between the device and an external device has been completed. Note: While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read. Bit 6 = WCOL Write Collision status (Read only). This bit is set by hardware when a write to the SPIDR register is done during a transmit sequence. It is cleared by a software sequence (see Figure 41). 0: No write collision occurred 1: A write collision has been detected Bit 5 = OVR SPI Overrun error (Read only). This bit is set by hardware when the byte currently being received in the shift register is ready to be transferred into the SPIDR register while SPIF = 1 (See Section 11.3.5.2). An interrupt is generated if SPIE = 1 in the SPICR register. The OVR bit is cleared by software reading the SPICSR register. 0: No overrun error 1: Overrun error detected Bit 4 = MODF Mode Fault flag (Read only). This bit is set by hardware when the SS pin is pulled low in master mode (see Section 11.3.5.1 Master Mode Fault (MODF)). An SPI interrupt can be generated if SPIE=1 in the SPICR register. This bit is cleared by a software sequence (An access to the SPICSR register while MODF=1 followed by a write to the SPICR register). 0: No master mode fault detected 1: A fault in master mode has been detected
D7
The SPIDR register is used to transmit and receive data on the serial bus. In a master device, a write to this register will initiate transmission/reception of another byte. Notes: During the last clock cycle the SPIF bit is set, a copy of the received data byte in the shift register is moved to a buffer. When the user reads the serial peripheral data I/O register, the buffer is actually being read. While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read. Warning: A write to the SPIDR register places data directly into the shift register for transmission. A read to the SPIDR register returns the value located in the buffer and not the content of the shift register (see Figure 36).
69/125
1
ST7LITE0x, ST7LITESx
SERIAL PERIPHERAL INTERFACE (Cont'd) Tablewww..com 16. SPI Register Map and Reset Values
Address (Hex.) 31 32 33 Register Label SPIDR Reset Value SPICR Reset Value SPICSR Reset Value 7 MSB x SPIE 0 SPIF 0 6 5 4 3 2 1 0 LSB x SPR0 x SSI 0
x SPE 0 WCOL 0
x SPR2 0 OVR 0
x MSTR 0 MODF 0
x CPOL x 0
x CPHA x SOD 0
x SPR1 x SSM 0
70/125
1
ST7LITE0x, ST7LITESx
11.4 8-BIT A/D CONVERTER (ADC) 11.4.1 Introduction www..com The on-chip Analog to Digital Converter (ADC) peripheral is a 8-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 5 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 5 different sources. The result of the conversion is stored in a 8-bit Data Register. The A/D converter is controlled through a Control/Status Register. 11.4.2 Main Features 8-bit conversion Up to 5 channels with multiplexed input Linear successive approximation Dual input range - 0 to VDD or - 0V to 250mV Data register (DR) which contains the results Conversion complete status flag On/off bit (to reduce consumption) Fixed gain operational amplifier (x8) (not available on ST7LITES5 devices) 11.4.3 Functional Description 11.4.3.1 Analog Power Supply The block diagram is shown in Figure 43. VDD and VSS are the high and low level reference voltage pins. Conversion accuracy may therefore be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines. For more details, refer to the Electrical characteristics section. 11.4.3.2 Input Voltage Amplifier The input voltage can be amplified by a factor of 8 by enabling the AMPSEL bit in the ADAMP register. When the amplifier is enabled, the input range is 0V to 250 mV. For example, if VDD = 5V, then the ADC can convert voltages in the range 0V to 250mV with an ideal resolution of 2.4mV (equivalent to 11-bit resolution with reference to a VSS to VDD range). For more details, refer to the Electrical characteristics section. Note: The amplifier is switched on by the ADON bit in the ADCCSR register, so no additional startup time is required when the amplifier is selected by the AMPSEL bit.
71/125
1
ST7LITE0x, ST7LITESx
Figure 43. ADC Block Diagram fCPU www..com DIV 2
DIV 4 0 0 1 7
EOC SPEED ADON 0 0
1
fADC
SLOW (ADCAMP Register) bit 0
CH2 CH1 CH0
ADCCSR
3
AIN0
HOLD CONTROL
AIN1
ANALOG MUX
AINx
x 1 or x8
RADC CADC
ANALOG TO DIGITAL CONVERTER
AMPSEL bit (ADCAMP Register)
ADCDR
D7
D6
D5
D4
D3
D2
D1
D0
72/125
1
ST7LITE0x, ST7LITESx
8-BIT A/D CONVERTER (ADC) (Cont'd) 11.4.3.3 Digital A/D Conversion Result www..com The conversion is monotonic, meaning that the result never decreases if the analog input does not and never increases if the analog input does not. If the input voltage (VAIN) is greater than or equal to VDDA (high-level voltage reference) then the conversion result in the DR register is FFh (full scale) without overflow indication. If input voltage (VAIN) is lower than or equal to VSSA (low-level voltage reference) then the conversion result in the DR register is 00h. The A/D converter is linear and the digital result of the conversion is stored in the ADCDR register. The accuracy of the conversion is described in the parametric section. RAIN is the maximum recommended impedance for an analog input signal. If the impedance is too high, this will result in a loss of accuracy due to leakage and sampling not being completed in the alloted time. 11.4.3.4 A/D Conversion Phases The A/D conversion is based on two conversion phases as shown in Figure 44: Sample capacitor loading [duration: tSAMPLE] During this phase, the VAIN input voltage to be measured is loaded into the CADC sample capacitor. A/D conversion [duration: tHOLD] During this phase, the A/D conversion is computed (8 successive approximations cycles) and the CADC sample capacitor is disconnected from the analog input pin to get the optimum analog to digital conversion accuracy. The total conversion time: tCONV = tSAMPLE + tHOLD While the ADC is on, these two phases are continuously repeated. At the end of each conversion, the sample capacitor is kept loaded with the previous measurement load. The advantage of this behaviour is that it minimizes the current consumption on the analog pin in case of single input channel measurement. 11.4.3.5 Software Procedure Refer to the control/status register (CSR) and data register (DR) in Section 11.4.6 for the bit definitions and to Figure 44 for the timings. ADC Configuration The analog input ports must be configured as input, no pull-up, no interrupt. Refer to the I/O ports chapter. Using these pins as analog inputs does not affect the ability of the port to be read as a logic input. In the CSR register: - Select the CH[2:0] bits to assign the analog channel to be converted. ADC Conversion In the CSR register: - Set the ADON bit to enable the A/D converter and to start the first conversion. From this time on, the ADC performs a continuous conversion of the selected channel. When a conversion is complete - The EOC bit is set by hardware. - No interrupt is generated. - The result is in the DR register and remains valid until the next conversion has ended. A write to the ADCCSR register (with ADON set) aborts the current conversion, resets the EOC bit and starts a new conversion. Figure 44. ADC Conversion Timings
ADON
tCONV tHOLD
ADCCSR WRITE OPERATION
HOLD CONTROL
tSAMPLE
EOC BIT SET
11.4.4 Low Power Modes
Mode WAIT HALT Description No effect on A/D Converter A/D Converter disabled. After wakeup from Halt mode, the A/D Converter requires a stabilization time before accurate conversions can be performed.
Note: The A/D converter may be disabled by resetting the ADON bit. This feature allows reduced power consumption when no conversion is needed and between single shot conversions. 11.4.5 Interrupts None
73/125
1
ST7LITE0x, ST7LITESx
8-BIT A/D CONVERTER (ADC) (Cont'd) 11.4.6 Register Description www..com CONTROL/STATUS REGISTER (ADCCSR) Read/Write Reset Value: 0000 0000 (00h)
7
EOC SPEED ADON 0 0 CH2 CH1
DATA REGISTER (ADCDR) Read Only Reset Value: 0000 0000 (00h)
0
CH0
7
D7 D6 D5 D4 D3 D2 D1
0
D0
Bit 7 = EOC Conversion Complete This bit is set by hardware. It is cleared by software reading the result in the DR register or writing to the CSR register. 0: Conversion is not complete 1: Conversion can be read from the DR register Bit 6 = SPEED ADC clock selection This bit is set and cleared by software. It is used together with the SLOW bit to configure the ADC clock speed. Refer to the table in the SLOW bit description. Bit 5 = ADON A/D Converter and Amplifier On This bit is set and cleared by software. 0: A/D converter and amplifier are switched off 1: A/D converter and amplifier are switched on Note: Amplifier not available on ST7LITES5 devices Bits 4:3 = Reserved. must always be cleared. Bits 2:0 = CH[2:0] Channel Selection These bits are set and cleared by software. They select the analog input to convert.
Channel Pin1 AIN0 AIN1 AIN2 AIN3 AIN4 CH2 0 0 0 0 1 CH1 0 0 1 1 0 CH0 0 1 0 1 0
Bits 7:0 = D[7:0] Analog Converted Value This register contains the converted analog value in the range 00h to FFh. Note: Reading this register reset the EOC flag. AMPLIFIER CONTROL REGISTER (ADCAMP) Read/Write Reset Value: 0000 0000 (00h)
7
0 0 0 0 SLOW AMPSEL 0
0
0
Bit 7:4 = Reserved. Forced by hardware to 0. Bit 3 = SLOW Slow mode This bit is set and cleared by software. It is used together with the SPEED bit to configure the ADC clock speed as shown on the table below.
fADC SLOW SPEED 0 0 1 0 1 x
fCPU/2 fCPU fCPU/4
Notes: 1. The number of pins AND the channel selection varies according to the device. Refer to the device pinout. 2. A write to the ADCCSR register (with ADON set) aborts the current conversion, resets the EOC bit and starts a new conversion.
Bit 2 = AMPSEL Amplifier Selection Bit This bit is set and cleared by software. For ST7LITES5 devices, this bit must be kept at its reset value (0). 0: Amplifier is not selected 1: Amplifier is selected Note: When AMPSEL=1 it is mandatory that fADC be less than or equal to 2 MHz. Bits 1:0 = Reserved. Forced by hardware to 0. Note: If ADC settings are changed by writing the ADCAMP register while the ADC is running, a dummy conversion is needed before obtaining results with the new settings.
74/125
1
ST7LITE0x, ST7LITESx
Table 17. ADC Register Map and Reset Values
www..com Address Register Label (Hex.)
7 EOC 0 D7 0 0
6 SPEED 0 D6 0 0
5 ADON 0 D5 0 0
4
3
2 CH2 0 D2 0 AMPSEL 0
1 CH1 0 D1 0 0
0 CH0 0 D0 0 0
34h 35h 36h
ADCCSR Reset Value ADCDR Reset Value ADCAMP Reset Value
0 D4 0 0
0 D3 0 SLOW 0
75/125
1
ST7LITE0x, ST7LITESx
12 INSTRUCTION SET
www..com 12.1 ST7 ADDRESSING MODES
The ST7 Core features 17 different addressing modes which can be classified in seven main groups:
Addressing Mode Inherent Immediate Direct Indexed Indirect Relative Bit operation nop ld A,#$55 ld A,$55 ld A,($55,X) ld A,([$55],X) jrne loop bset byte,#5 Example
The ST7 Instruction set is designed to minimize the number of bytes required per instruction: To do so, most of the addressing modes may be subdivided in two submodes called long and short: - Long addressing mode is more powerful because it can use the full 64 Kbyte address space, however it uses more bytes and more CPU cycles. - Short addressing mode is less powerful because it can generally only access page zero (0000h 00FFh range), but the instruction size is more compact, and faster. All memory to memory instructions use short addressing modes only (CLR, CPL, NEG, BSET, BRES, BTJT, BTJF, INC, DEC, RLC, RRC, SLL, SRL, SRA, SWAP) The ST7 Assembler optimizes the use of long and short addressing modes.
Table 18. ST7 Addressing Mode Overview
Mode Inherent Immediate Short Long No Offset Short Long Short Long Short Long Relative Relative Bit Bit Bit Direct Direct Direct Direct Direct Indirect Indirect Indirect Indirect Direct Indirect Direct Indirect Direct Relative Indexed Indexed Indexed Indexed Indexed nop ld A,#$55 ld A,$10 ld A,$1000 ld A,(X) ld A,($10,X) ld A,($1000,X) ld A,[$10] ld A,[$10.w] ld A,([$10],X) ld A,([$10.w],X) jrne loop jrne [$10] bset $10,#7 bset [$10],#7 btjt $10,#7,skip 00..FF 0000..FFFF 00..FF 00..1FE 0000..FFFF 00..FF 0000..FFFF 00..1FE 0000..FFFF PC-128/PC+1271) PC-128/PC+127 00..FF 00..FF 00..FF 00..FF byte
1)
Syntax
Destination/ Source
Pointer Address (Hex.)
Pointer Size (Hex.) +0 +1 +1 +2
Length (Bytes)
+ 0 (with X register) + 1 (with Y register) +1 +2 00..FF 00..FF 00..FF 00..FF 00..FF byte word byte word byte +2 +2 +2 +2 +1 +2 +1 +2 +2
Bit Indirect Relative btjt [$10],#7,skip 00..FF 00..FF byte +3 Note: 1. At the time the instruction is executed, the Program Counter (PC) points to the instruction following JRxx.
76/125
1
ST7LITE0x, ST7LITESx
ST7 ADDRESSING MODES (Cont'd) 12.1.1 Inherent www..com All Inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation.
Inherent Instruction NOP TRAP WFI HALT RET IRET SIM RIM SCF RCF RSP LD CLR PUSH/POP INC/DEC TNZ CPL, NEG MUL SLL, SRL, SRA, RLC, RRC SWAP Function No operation S/W Interrupt Wait For Interrupt (Low Power Mode) Halt Oscillator (Lowest Power Mode) Subroutine Return Interrupt Subroutine Return Set Interrupt Mask Reset Interrupt Mask Set Carry Flag Reset Carry Flag Reset Stack Pointer Load Clear Push/Pop to/from the stack Increment/Decrement Test Negative or Zero 1 or 2 Complement Byte Multiplication Shift and Rotate Operations Swap Nibbles
12.1.2 Immediate Immediate instructions have 2 bytes, the first byte contains the opcode, the second byte contains the operand value.
Immediate Instruction LD CP BCP AND, OR, XOR ADC, ADD, SUB, SBC Load Compare Bit Compare Logical Operations Arithmetic Operations Function
12.1.3 Direct In Direct instructions, the operands are referenced by their memory address. The direct addressing mode consists of two submodes: Direct (Short) The address is a byte, thus requires only 1 byte after the opcode, but only allows 00 - FF addressing space. Direct (Long) The address is a word, thus allowing 64 Kbyte addressing space, but requires 2 bytes after the opcode. 12.1.4 Indexed (No Offset, Short, Long) In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register (X or Y) with an offset. The indirect addressing mode consists of three submodes: Indexed (No Offset) There is no offset (no extra byte after the opcode), and allows 00 - FF addressing space. Indexed (Short) The offset is a byte, thus requires only 1 byte after the opcode and allows 00 - 1FE addressing space. Indexed (Long) The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode. 12.1.5 Indirect (Short, Long) The required data byte to do the operation is found by its memory address, located in memory (pointer). The pointer address follows the opcode. The indirect addressing mode consists of two submodes: Indirect (Short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - FF addressing space, and requires 1 byte after the opcode. Indirect (Long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode.
77/125
1
ST7LITE0x, ST7LITESx
ST7 ADDRESSING MODES (Cont'd) 12.1.6 Indirect Indexed (Short, Long) www..com This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value (X or Y) with a pointer value located in memory. The pointer address follows the opcode. The indirect indexed addressing mode consists of two submodes: Indirect Indexed (Short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - 1FE addressing space, and requires 1 byte after the opcode. Indirect Indexed (Long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. Table 19. Instructions Supporting Direct, Indexed, Indirect and Indirect Indexed Addressing Modes
Long and Short Instructions LD CP AND, OR, XOR ADC, ADD, SUB, SBC BCP Load Compare Logical Operations Arithmetic Addition/subtraction operations Bit Compare Function
12.1.7 Relative Mode (Direct, Indirect) This addressing mode is used to modify the PC register value by adding an 8-bit signed offset to it.
Available Relative Direct/ Indirect Instructions JRxx CALLR Function Conditional Jump Call Relative
The relative addressing mode consists of two submodes: Relative (Direct) The offset follows the opcode. Relative (Indirect) The offset is defined in memory, of which the address follows the opcode.
Short Instructions Only CLR INC, DEC TNZ CPL, NEG BSET, BRES BTJT, BTJF SLL, SRL, SRA, RLC, RRC SWAP CALL, JP Clear
Function Increment/Decrement Test Negative or Zero 1 or 2 Complement Bit Operations Bit Test and Jump Operations Shift and Rotate Operations Swap Nibbles Call or Jump subroutine
78/125
1
ST7LITE0x, ST7LITESx
12.2 INSTRUCTION GROUPS The ST7 family devices use an Instruction Set www..com consisting of 63 instructions. The instructions may
Load and Transfer Stack operation Increment/Decrement Compare and Tests Logical operations Bit Operation Conditional Bit Test and Branch Arithmetic operations Shift and Rotates Unconditional Jump or Call Conditional Branch Interruption management Condition Code Flag modification LD PUSH INC CP AND BSET BTJT ADC SLL JRA JRxx TRAP SIM WFI RIM HALT SCF IRET RCF CLR POP DEC TNZ OR BRES BTJF ADD SRL JRT SUB SRA JRF SBC RLC JP MUL RRC CALL SWAP CALLR SLA NOP RET BCP XOR CPL NEG RSP
be subdivided into 13 main groups as illustrated in the following table:
Using a prebyte The instructions are described with 1 to 4 bytes. In order to extend the number of available opcodes for an 8-bit CPU (256 opcodes), three different prebyte opcodes are defined. These prebytes modify the meaning of the instruction they precede. The whole instruction becomes: PC-2 End of previous instruction PC-1 Prebyte PC Opcode PC+1 Additional word (0 to 2) according to the number of bytes required to compute the effective address These prebytes enable instruction in Y as well as indirect addressing modes to be implemented. They precede the opcode of the instruction in X or the instruction using direct addressing mode. The prebytes are:
PDY 90 Replace an X based instruction using immediate, direct, indexed, or inherent addressing mode by a Y one. PIX 92 Replace an instruction using direct, direct bit or direct relative addressing mode to an instruction using the corresponding indirect addressing mode. It also changes an instruction using X indexed addressing mode to an instruction using indirect X indexed addressing mode. PIY 91 Replace an instruction using X indirect indexed addressing mode by a Y one. 12.2.1 Illegal Opcode Reset In order to provide enhanced robustness to the device against unexpected behavior, a system of illegal opcode detection is implemented. If a code to be executed does not correspond to any opcode or prebyte value, a reset is generated. This, combined with the Watchdog, allows the detection and recovery from an unexpected fault or interference. Note: A valid prebyte associated with a valid opcode forming an unauthorized combination does not generate a reset.
79/125
1
ST7LITE0x, ST7LITESx
INSTRUCTION GROUPS (Cont'd)
Mnemo ADC ADD AND BCP BRES BSET BTJF BTJT CALL CALLR CLR CP CPL DEC HALT IRET INC JP JRA JRT JRF JRIH JRIL JRH JRNH JRM JRNM JRMI JRPL JREQ JRNE JRC JRNC JRULT JRUGE JRUGT
www..com
Description
Function/Example A=A+M+C A=A+M A=A.M tst (A . M) bres Byte, #3 bset Byte, #3 btjf Byte, #3, Jmp1 btjt Byte, #3, Jmp1 A A A A M M M M
Dst M M M M
Src
H H H
I
N N N N N
Z Z Z Z Z
C C C
Add with Carry Addition Logical And Bit compare A, Memory Bit Reset Bit Set Jump if bit is false (0) Jump if bit is true (1) Call subroutine Call subroutine relative Clear Arithmetic Compare One Complement Decrement Halt Interrupt routine return Increment Absolute Jump Jump relative always Jump relative Never jump Jump if ext. interrupt = 1 Jump if ext. interrupt = 0 Jump if H = 1 Jump if H = 0 Jump if I = 1 Jump if I = 0 Jump if N = 1 (minus) Jump if N = 0 (plus) Jump if Z = 1 (equal) Jump if Z = 0 (not equal) Jump if C = 1 Jump if C = 0 Jump if C = 1 Jump if C = 0 Jump if (C + Z = 0)
C C
reg, M tst(Reg - M) A = FFH-A dec Y reg reg, M reg, M 0 Pop CC, A, X, PC inc X jp [TBL.w] reg, M H I M
0 N N N
1 Z Z Z C 1
N N
Z Z
C
jrf *
H=1? H=0? I=1? I=0? N=1? N=0? Z=1? Z=0? C=1? C=0? Unsigned < Jmp if unsigned >= Unsigned >
80/125
1
ST7LITE0x, ST7LITESx
INSTRUCTION GROUPS (Cont'd)
Mnemo Description www..com JRULE LD MUL NEG NOP OR POP Jump if (C + Z = 1) Load Multiply Negate (2's compl) No Operation OR operation Pop from the Stack A=A+M pop reg pop CC PUSH RCF RET RIM RLC RRC RSP SBC SCF SIM SLA SLL SRL SRA SUB SWAP TNZ TRAP WFI XOR Push onto the Stack Reset carry flag Subroutine Return Enable Interrupts Rotate left true C Rotate right true C Reset Stack Pointer Subtract with Carry Set carry flag Disable Interrupts Shift left Arithmetic Shift left Logic Shift right Logic Shift right Arithmetic Subtraction SWAP nibbles Test for Neg & Zero S/W trap Wait for Interrupt Exclusive OR A = A XOR M A M I=0 C <= Dst <= C C => Dst => C S = Max allowed A=A-M-C C=1 I=1 C <= Dst <= 0 C <= Dst <= 0 0 => Dst => C Dst7 => Dst => C A=A-M reg, M reg, M reg, M reg, M A M 1 N N 0 N N N N 1 0 N Z Z Z Z Z Z Z Z C C C C C A M N Z C 1 reg, M reg, M 0 N N Z Z C C push Y C=0 A reg CC M M M M reg, CC 0 H I N Z C N Z Function/Example Unsigned <= dst <= src X,A = X * A neg $10 reg, M A, X, Y reg, M M, reg X, Y, A 0 N Z N Z 0 C Dst Src H I N Z C
Dst[7..4] <=> Dst[3..0] reg, M tnz lbl1 S/W interrupt
81/125
1
ST7LITE0x, ST7LITESx
13 ELECTRICAL CHARACTERISTICS
www..com 13.1 PARAMETER CONDITIONS
Unless otherwise specified, all voltages are referred to VSS. 13.1.1 Minimum and Maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at TA=25C and TA=TAmax (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean3). 13.1.2 Typical values Unless otherwise specified, typical data are based on TA=25C, VDD=5V (for the 4.5VVDD5.5V voltage range), VDD=3.3V (for the 3VVDD3.6V voltage range) and VDD=2.7V (for the 2.4VVDD3V voltage range). They are given only as design guidelines and are not tested. 13.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. 13.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 45. Figure 45. Pin loading conditions
13.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 46. Figure 46. Pin input voltage
ST7 PIN
VIN
ST7 PIN
CL
82/125
1
ST7LITE0x, ST7LITESx
13.2 ABSOLUTE MAXIMUM RATINGS Stresses above those listed as "absolute maxiwww..com mum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these condi13.2.1 Voltage Characteristics
Symbol VDD - VSS VIN VESD(HBM) Supply voltage Input voltage on any pin
1) & 2)
tions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
Ratings
Maximum value 7.0 VSS-0.3 to VDD+0.3
Unit V
Electrostatic discharge voltage (Human Body Model)
see section 13.7.2 on page 94
13.2.2 Current Characteristics
Symbol IVDD IVSS IIO Ratings Total current into VDD power lines (source) 3) Total current out of VSS ground lines (sink) 3) Output current sunk by any standard I/O and control pin Output current sunk by any high sink I/O pin Output current source by any I/Os and control pin IINJ(PIN) 2) & 4) Injected current on RESET pin Injected current on PB0 and PB1 pins 5) Injected current on any other pin 6) IINJ(PIN) 2) Total injected current (sum of all I/O and control pins) 6) Maximum value 75 150 20 40 - 25 5 +5 5 20 mA Unit
13.2.3 Thermal Characteristics
Symbol TSTG TJ Ratings Storage temperature range Value -65 to +150 Unit C
Maximum junction temperature (see Section 14.2 THERMAL CHARACTERISTICS)
Notes: 1. Directly connecting the I/O pins to VDD or VSS could damage the device if an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: 10k for I/Os). Unused I/O pins must be tied in the same way to VDD or VSS according to their reset configuration. For reset pin, please refer to Figure 80. 2. IINJ(PIN) must never be exceeded. This is implicitly insured if VIN maximum is respected. If VIN maximum cannot be respected, the injection current must be limited externally to the IINJ(PIN) value. A positive injection is induced by VIN>VDD while a negative injection is induced by VIN83/125
1
ST7LITE0x, ST7LITESx
13.3 OPERATING CONDITIONS 13.3.1 General Operating Conditions: Suffix 6 Devices
www..com
TA = -40 to +85C unless otherwise specified.
Symbol VDD fCLKIN Parameter Supply voltage External clock frequency on CLKIN pin Conditions fOSC = 8 MHz. max., fOSC = 16 MHz. max. 3.3V VDD5.5V 2.4VVDD<3.3V Min 2.4 3.3 up to 8 Max 5.5 5.5 Unit V MHz
up to 16
Figure 47. fCLKIN Maximum Operating Frequency Versus VDD Supply Voltage
fCLKIN [MHz] FUNCTIONALITY GUARANTEED IN THIS AREA (UNLESS OTHERWISE STATED IN THE TABLES OF PARAMETRIC DATA)
16 FUNCTIONALITY NOT GUARANTEED IN THIS AREA 8 4 1 0 2.0 2.4 2.7 3.3 3.5 4.0 4.5 5.0 5.5
SUPPLY VOLTAGE [V]
Note: For further information on clock management and fCLKIN description, refer to Figure 13 in section 7 on page 25
84/125
1
ST7LITE0x, ST7LITESx
13.3.2 Operating Conditions with Low Voltage Detector (LVD) TA = -40 to 85C, unless otherwise specified
www..com
Symbol VIT+(LVD)
Parameter Reset release threshold (VDD rise) Reset generation threshold (VDD fall) LVD voltage threshold hysteresis VDD rise time rate 2) Filtered glitch delay on VDD LVD/AVD current consumption
Conditions High Threshold Med. Threshold Low Threshold High Threshold Med. Threshold Low Threshold VIT+(LVD)-VIT-(LVD)
Min 4.00 1) 3.40 1) 2.65 1) 3.80 3.20 2.40 20
Typ 4.25 3.60 2.90 4.05 3.40 2.70 200
Max 4.50 3.80 3.15 4.30 1) 3.65 1) 2.90 1) 20000 150
Unit
V
VIT-(LVD) Vhys VtPOR tg(VDD) IDD(LVD)
mV s/V ns A
Not detected by the LVD 220
Notes: 1. Not tested in production. 2. Not tested in production. The VDD rise time rate condition is needed to ensure a correct device power-on and LVD reset. When the VDD slope is outside these values, the LVD may not ensure a proper reset of the MCU.
13.3.3 Auxiliary Voltage Detector (AVD) Thresholds TA = -40 to 85C, unless otherwise specified
Symbol VIT+(AVD) Parameter 1=>0 AVDF flag toggle threshold (VDD rise) 0=>1 AVDF flag toggle threshold (VDD fall) AVD voltage threshold hysteresis Voltage drop between AVD flag set and LVD reset activation Conditions High Threshold Med. Threshold Low Threshold High Threshold Med. Threshold Low Threshold VIT+(AVD)-VIT-(AVD) VDD fall Min 4.40 3.90 3.20 4.30 3.70 2.90 Typ 4.70 4.10 3.40 4.60 3.90 3.20 150 0.45 Max 5.00 4.30 3.60 4.90 4.10 3.40 Unit
V
VIT-(AVD) Vhys VIT-
mV V
85/125
1
ST7LITE0x, ST7LITESx
13.3.4 Internal RC Oscillator and PLL The ST7 internal clock can be supplied by an internal RC oscillator and PLL (selectable by option byte).
www..com
Symbol VDD(RC) VDD(x4PLL) VDD(x8PLL) tSTARTUP
Parameter Internal RC Oscillator operating voltage x4 PLL operating voltage x8 PLL operating voltage PLL Startup time
Conditions
Min 2.4 2.4 3.3
Typ
Max 5.5 3.3 5.5
Unit V PLL input clock (fPLL) cycles
60
The RC oscillator and PLL characteristics are temperature-dependent and are grouped in two tables. 13.3.4.1 Devices with "6" order code suffix (tested for TA = -40 to +85C) @ VDD = 4.5 to 5.5V
Symbol fRC 1) Parameter Conditions Min Typ 760 1000 -1 -5 -23) 9703) 102) 1
3)
Max
Unit kHz
Internal RC oscillator fre- RCCR = FF (reset value), TA=25C, VDD=5V quency RCCR = RCCR02 ),TA=25C, VDD=5V Accuracy of Internal RC oscillator with RCCR=RCCR02) TA=25C,VDD=4.5 to 5.5V TA=-40 to +85C, VDD=5V TA=0 to +85C, VDD=4.5 to 5.5V
+1 +2 +23)
% % % A s MHz ms ms % % kHz % A
ACCRC IDD(RC) tsu(RC) fPLL tLOCK tSTAB ACCPLL tw(JIT) JITPLL IDD(PLL)
RC oscillator current conTA=25C,VDD=5V sumption RC oscillator setup time x8 PLL input clock PLL Lock time5) PLL Stabilization time5) x8 PLL Accuracy PLL jitter period PLL jitter (fCPU/fCPU) PLL current consumption TA=25C fRC = 1MHz@TA=25C, VDD=4.5 to 5.5V fRC = 1MHz@TA=-40 to +85C, VDD=5V fRC = 1MHz TA=25C,VDD=5V
2 4 0.14) 0.14) 86) 16) 6003)
Notes: 1. If the RC oscillator clock is selected, to improve clock stability and frequency accuracy, it is recommended to place a decoupling capacitor, typically 100nF, between the VDD and VSS pins as close as possible to the ST7 device. 2. See "INTERNAL RC OSCILLATOR ADJUSTMENT" on page 25 3. Data based on characterization results, not tested in production 4. Averaged over a 4ms period. After the LOCKED bit is set, a period of tSTAB is required to reach ACCPLL accuracy 5. After the LOCKED bit is set ACCPLL is max. 10% until tSTAB has elapsed. See Figure 12 on page 26. 6. Guaranteed by design.
86/125
1
ST7LITE0x, ST7LITESx
OPERATING CONDITIONS (Cont'd) 13.3.4.2 Devices with `"6" order code suffix (tested for TA = -40 to +85C) @ VDD = 2.7 to 3.3V
www..com
Symbol fRC 1)
Parameter
Conditions
Min
Typ 560 700
Max
Unit kHz
Internal RC oscillator fre- RCCR = FF (reset value), TA=25C, VDD= 3.0V quency RCCR=RCCR12) ,TA=25C, VDD= 3V Accuracy of Internal RC TA=25C,VDD=3V oscillator when calibrated TA=25C,VDD=2.7 to 3.3V with RCCR=RCCR12)3) TA=-40 to +85C, VDD=3V RC oscillator current conTA=25C,VDD=3V sumption RC oscillator setup time x4 PLL input clock PLL Lock time5) PLL Stabilization time5) x4 PLL Accuracy PLL jitter period PLL jitter (fCPU/fCPU) PLL current consumption TA=25C fRC = 1MHz@TA=25C, VDD=2.7 to 3.3V fRC = 1MHz@TA=40 to +85C, VDD= 3V fRC = 1MHz TA=25C,VDD=3V -2 -25 -15
+2 +25 15 7003) 102) 0.73) 2 4 0.1
4)
% % % A s MHz ms ms % % kHz % A
ACCRC IDD(RC) tsu(RC) fPLL tLOCK tSTAB ACCPLL tw(JIT) JITPLL IDD(PLL)
0.14) 86) 16) 190
3)
Notes: 1. If the RC oscillator clock is selected, to improve clock stability and frequency accuracy, it is recommended to place a decoupling capacitor, typically 100nF, between the VDD and VSS pins as close as possible to the ST7 device. 2. See "INTERNAL RC OSCILLATOR ADJUSTMENT" on page 25. 3. Data based on characterization results, not tested in production 4. Averaged over a 4ms period. After the LOCKED bit is set, a period of tSTAB is required to reach ACCPLL accuracy 5. After the LOCKED bit is set ACCPLL is max. 10% until tSTAB has elapsed. See Figure 12 on page 26. 6. Guaranteed by design.
87/125
1
ST7LITE0x, ST7LITESx
OPERATING CONDITIONS (Cont'd) Figure 48. RC Osc Freq vs VDD @ TA=25C www..com (Calibrated with RCCR1: 3V @ 25C) Figure 50. Typical RC oscillator Accuracy vs temperature @ VDD=5V (Calibrated with RCCR0: 5V @ 25C
1.00 0.95 0.90 0.85 0.80 0.75 0.70 0.65 0.60 0.55 0.50 2.4 2.6 2.8 3 3.2 VDD (V) 3.4 3.6 3.8 4
Output Freq (MHz)
2 1
RC Accuracy (*) (*)
0 -1 -2 -3 -4 -5
() *
-45
0
25
Temperature (C)
85
125
(*) tested in production
Figure 49. RC Osc Freq vs VDD (Calibrated with RCCR0: 5V@ 25C)
Figure 51. RC Osc Freq vs VDD and RCCR Value
1.80
1.10 1.00 0.90 0.80 0.70 0.60 0.50 0.40 0.30 0.20 0.10 0.00 2.5 3 3.5 4 4.5 5 5.5 6 Vdd (V)
1.60 Output Freq. (MHz) 1.40 1.20 1.00 0.80 0.60 0.40 0.20 0.00 2.4 2.7 3 3.3 3.75 4 4.5 5 5.5 6 rccr=00h rccr=64h rccr=80h rccr=C0h rccr=FFh
Output Freq. (MHz)
-45 0 25 90 105 130
Vdd (V)
Figure 52. PLL fCPU/fCPU versus time
fCPU/fCPU
Max
t 0
Min
tw(JIT)
tw(JIT)
88/125
1
ST7LITE0x, ST7LITESx
OPERATING CONDITIONS (Cont'd) Figure 53. PLLx4 Output vs CLKIN frequency www..com
7.00 11.00 Output Frequency (MHz) Output Frequency (MHz) 6.00 5.00 4.00 3.00 2.00 1.00 1 1.5 2 2.5 3 3.3 3 2.7 9.00 7.00 5.00 3.00 1.00 0.85 0.9 1 1.5 2 2.5 5.5 5 4.5 4
Figure 54. PLLx8 Output vs CLKIN frequency
External Input Clock Frequency (MHz)
External Input Clock Frequency (MHz)
Note: fOSC = fCLKIN/2*PLL4
Note: fOSC = fCLKIN/2*PLL8
89/125
1
ST7LITE0x, ST7LITESx
13.4 SUPPLY CURRENT CHARACTERISTICS The following current consumption specified for www..com the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total de13.4.1 Supply Current TA = -40 to +85C unless otherwise specified
Symbol Parameter Supply current in RUN mode Supply current in WAIT mode VDD=5.5V Supply current in SLOW mode IDD Supply current in SLOW WAIT mode Supply current in HALT mode
5)
vice consumption, the two current values must be added (except for HALT mode for which the clock is stopped).
Conditions fCPU=8MHz 1) fCPU=8MHz 2) fCPU=250kHz 3) fCPU=250kHz 4) -40CTA+85C -40CTA+105C TA= +85C
Typ 4.50 1.75 0.75 0.65 0.50 TBD 5
Max 7.00 2.70 1.13 1 10 TBD 100
Unit
mA
A
Notes: 1. CPU running with memory access, all I/O pins in input mode with a static value at VDD or VSS (no load), all peripherals in reset state; clock input (CLKIN) driven by external square wave, LVD disabled. 2. All I/O pins in input mode with a static value at VDD or VSS (no load), all peripherals in reset state; clock input (CLKIN) driven by external square wave, LVD disabled. 3. SLOW mode selected with fCPU based on fOSC divided by 32. All I/O pins in input mode with a static value at VDD or VSS (no load), all peripherals in reset state; clock input (CLKIN) driven by external square wave, LVD disabled. 4. SLOW-WAIT mode selected with fCPU based on fOSC divided by 32. All I/O pins in input mode with a static value at VDD or VSS (no load), all peripherals in reset state; clock input (CLKIN) driven by external square wave, LVD disabled. 5. All I/O pins in output mode with a static value at VSS (no load), LVD disabled. Data based on characterization results, tested in production at VDD max and fCPU max.
Figure 55. Typical IDD in RUN vs. fCPU
8MHz 4MHz 1MHz
Figure 56. Typical IDD in SLOW vs. fCPU
5.0 4.0
3.0 2.0 1.0 0.0 2.4
0.80 0.70 0.60 0.50 0.40 0.30 0.20 0.10 0.00 2.4
250kHz 125kHz 62.5kHz
Idd (mA)
2.7
3.7
4.5
5
5.5
Idd (mA)
2.7
3.7
4.5
5
5.5
Vdd (V)
Vdd (V)
90/125
1
ST7LITE0x, ST7LITESx
SUPPLY CURRENT CHARACTERISTICS (Cont'd) Figure 57. Typical IDD in WAIT vs. fCPU www..com
2.0
Figure 59. Typical IDD vs. Temperature at VDD = 5V and fCPU = 8MHz
8MHz 4MHz 1MHz
5.00 4.50 4.00 3.50 3.00 2.50 2.00 1.50 1.00 0.50 0.00 -45 25 90 130 RUN WAIT SLOW SLOW WAIT
Idd (mA)
1.5 1.0 0.5 0.0 2.4
2.7
3.7
4.5
5
5.5
Vdd (V)
Idd (mA)
Figure 58. Typical IDD in SLOW-WAIT vs. fCPU
0.70 0.60 Idd (mA) 0.50 0.40 0.30 0.20 0.10 0.00 2.4 2.7 3.7 4.5 5 5.5
Temperature (C)
250kHz 125kHz 62.5kHz
Vdd (V)
13.4.2 On-chip peripherals
Symbol IDD(AT) IDD(SPI) IDD(ADC) Parameter 12-bit Auto-Reload Timer supply current 1) SPI supply current 2) ADC supply current when converting 3) Conditions fCPU=4MHz fCPU=8MHz fCPU=4MHz fCPU=8MHz fADC=4MHz VDD=3.0V VDD=5.0V VDD=3.0V VDD=5.0V VDD=3.0V VDD=5.0V Typ 150 250 50 300 780 1100 A Unit
1. Data based on a differential IDD measurement between reset configuration (timer stopped) and a timer running in PWM mode at fcpu=8MHz. 2. Data based on a differential IDD measurement between reset configuration and a permanent SPI master communication (data sent equal to 55h). 3. Data based on a differential IDD measurement between reset configuration and continuous A/D conversions with amplifier off.
91/125
1
ST7LITE0x, ST7LITESx
13.5 CLOCK AND TIMING CHARACTERISTICS Subject to general operating conditions for VDD, fOSC, and TA. www..com 13.5.1 General Timings
Symbol tc(INST) tv(IT) Parameter 1) Instruction cycle time Interrupt reaction time tv(IT) = tc(INST) + 10
3)
Conditions fCPU=8MHz fCPU=8MHz
Min 2 250 10 1.25
Typ 2) 3 375
Max 12 1500 22 2.75
Unit tCPU ns tCPU s
13.5.2 External Clock Source
Symbol VCLKINH VCLKINL tw(CLKINH) tw(CLKINL) tr(CLKIN) tf(CLKIN) IL Parameter CLKIN input pin high level voltage CLKIN input pin low level voltage CLKIN high or low time 4) CLKIN rise or fall time 4) CLKIN Input leakage current VSSVINVDD see Figure 60 Conditions Min 0.7xVDD VSS 15 ns 15 1 A Typ Max VDD 0.3xVDD Unit V
Notes:
1. Guaranteed by Design. Not tested in production. 2. Data based on typical application software. 3. Time measured between interrupt event and interrupt vector fetch. tc(INST) is the number of tCPU cycles needed to finish the current instruction execution. 4. Data based on design simulation and/or technology characteristics, not tested in production.
Figure 60. Typical Application with an External Clock Source
90% VCLKINH 10%
VCLKINL tr(CLKIN) tfCLKIN) tw(CLKINH) tw(CLKINL)
fOSC EXTERNAL CLOCK SOURCE CLKIN IL
ST72XXX
92/125
1
ST7LITE0x, ST7LITESx
13.6 MEMORY CHARACTERISTICS TA = -40C to 105C, unless otherwise specified www..com 13.6.1 RAM and Hardware Registers
Symbol VRM Parameter Data retention mode
1)
Conditions HALT mode (or RESET)
Min 1.6
Typ
Max
Unit V
13.6.2 FLASH Program Memory
Symbol VDD tprog tRET NRW Parameter Operating voltage for Flash write/erase Programming time for 1~32 bytes 2) Programming time for 1.5 kBytes Data retention 4) Write erase cycles TA=-40 to +105C TA=+25C TA=+55C3) 20 TA=+25C 10K 7) Read / Write / Erase modes fCPU = 8MHz, VDD = 5.5V No Read/No Write Mode Power down mode / HALT Conditions Min 2.4 5 0.24 Typ Max 5.5 10 0.48 Unit V ms s years cycles 2.6 6) 100 0.1 mA A A
IDD
Supply current
0
13.6.3 EEPROM Data Memory
Symbol VDD tprog tret NRW Parameter Operating voltage for EEPROM write/erase Programming time for 1~32 bytes Data retention
4)
Conditions
Min 2.4
Typ
Max 5.5
Unit V ms years cycles
TA=-40 to +105C TA=+55C TA=+25C
3)
5 20 300K 7)
10
Write erase cycles
Notes: 1. Minimum VDD supply voltage without losing data stored in RAM (in HALT mode or under RESET) or in hardware registers (only in HALT mode). Guaranteed by construction, not tested in production. 2. Up to 32 bytes can be programmed at a time. 3. The data retention time increases when the TA decreases. 4. Data based on reliability test results and monitored in production. 5. Data based on characterization results, not tested in production. 6. Guaranteed by Design. Not tested in production. 7. Design target value pending full product characterization.
93/125
1
ST7LITE0x, ST7LITESx
13.7 EMC CHARACTERISTICS Susceptibility tests are performed on a sample bawww..com sis during product characterization. 13.7.1 Functional EMS (Electro Magnetic Susceptibility) Based on a simple running application on the product (toggling 2 LEDs through I/O ports), the product is stressed by two electro magnetic events until a failure occurs (indicated by the LEDs). ESD: Electro-Static Discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard. FTB: A Burst of Fast Transient voltage (positive and negative) is applied to VDD and VSS through a 100pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000-44 standard. A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709. 13.7.1.1 Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical applicaSymbol VFESD VFFTB Parameter
tion environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. Software recommendations: The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) Prequalification trials: Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the RESET pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behaviour is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).
Conditions Level/ Class 2B 3B
Voltage limits to be applied on any I/O pin to induce a VDD=5V, TA=+25C, fOSC=8MHz functional disturbance conforms to IEC 1000-4-2 Fast transient voltage burst limits to be applied V =5V, TA=+25C, fOSC=8MHz through 100pF on VDD and VDD pins to induce a func- DD conforms to IEC 1000-4-4 tional disturbance
13.7.2 Electro Magnetic Interference (EMI) Based on a simple application running on the product (toggling 2 LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm SAE J 1752/ 3 which specifies the board and the loading of each pin.
Symbol Parameter Conditions Monitored Frequency Band 0.1MHz to 30MHz Max vs. [fOSC/fCPU] 1/4MHz 8 27 26 3.5 1/8MHz 14 32 28 4 dBV Unit
SEMI
Peak level
VDD=5V, TA=+25C, 30MHz to 130MHz SO16 package, conforming to SAE J 1752/3 130MHz to 1GHz SAE EMI Level
Note: 1. Data based on characterization results, not tested in production.
94/125
1
ST7LITE0x, ST7LITESx
EMC CHARACTERISTICS (Cont'd) 13.7.3 Absolute Maximum Ratings (Electrical www..com Sensitivity) Based on three different tests (ESD, LU and DLU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181. Absolute Maximum Ratings
Symbol VESD(HBM) Ratings Electro-static discharge voltage (Human Body Model) TA=+25C Conditions Maximum value 1) Unit 4000 V
13.7.3.1 Electro-Static Discharge (ESD) Electro-Static Discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts*(n+1) supply pin). This test conforms to the JESD22A114A/A115A standard.
Notes: 1. Data based on characterization results, not tested in production.
13.7.3.2 Static and Dynamic Latch-Up LU: 3 complementary static tests are required on 10 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin) and a current injection (applied to each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard. For more details, refer to the application note AN1181. Electrical Sensitivities
Symbol LU DLU Parameter Static latch-up class Dynamic latch-up class
DLU: Electro-Static Discharges (one positive then one negative test) are applied to each pin of 3 samples when the micro is running to assess the latch-up performance in dynamic mode. Power supplies are set to the typical values, the oscillator is connected as near as possible to the pins of the micro and the component is put in reset mode. This test conforms to the IEC1000-4-2 and SAEJ1752/3 standards. For more details, refer to the application note AN1181.
Conditions TA=+25C VDD=5.5V, fOSC=4MHz, TA=+25C
Class 1) A A
Note: 1. Class description: A Class is an STMicroelectronics internal specification. All its limits are higher than the JEDEC specifications, that means when a device belongs to Class A it exceeds the JEDEC standard. B Class strictly covers all the JEDEC criteria (international standard).
95/125
1
ST7LITE0x, ST7LITESx
13.8 I/O PORT PIN CHARACTERISTICS 13.8.1 General Characteristics www..com Subject to general operating conditions for VDD, fOSC, and TA unless otherwise specified.
Symbol VIL VIH Vhys IL IS RPU CIO tf(IO)out tr(IO)out tw(IT)in Parameter Input low level voltage Input high level voltage Schmitt trigger voltage hysteresis 1) Input leakage current VSSVINVDD 400 50 120 160 5 CL=50pF Between 10% and 90% 1 25 25 250 Static current consumption induced by Floating input mode each floating input pin2) Weak pull-up equivalent resistor3) I/O pin capacitance Output high to low level fall time 1) Output low to high level rise time 1) External interrupt pulse time 4) VIN=V VDD=5V VDD=3V SS Conditions Min VSS - 0.3 0.7xVDD 400 1 A Typ Max 0.3xVDD VDD + 0.3 mV Unit V
k pF ns tCPU
Notes: 1. Data based on characterization results, not tested in production. 2. Configuration not recommended, all unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor (see Figure 65). Static peak current value taken at a fixed VIN value, based on design simulation and technology characteristics, not tested in production. This value depends on VDD and temperature values. 3. The RPU pull-up equivalent resistor is based on a resistive transistor (corresponding IPU current characteristics described in Figure 62). 4. To generate an external interrupt, a minimum pulse width has to be applied on an I/O port pin configured as an external interrupt source.
Figure 61. Two typical applications with unused I/O pin configured as input
VDD 10k
ST7XXX
UNUSED I/O PORT
UNUSED I/O PORT
10k
ST7XXX
Caution: During normal operation the ICCCLK pin must be pulled- up, internally or externally (external pull-up of 10k mandatory in noisy environment). This is to avoid entering ICC mode unexpectedly during a reset. Note: I/O can be left unconnected if it is configured as output (0 or 1) by the software. This has the advantage of greater EMC robustness and lower cost.
Figure 62. Typical IPU vs. VDD with VIN=VSS
l
90 80 70 60 Ipu(uA) 50 40 30 20 10 0 2 2.5 3 3.5 4 4.5 Vdd(V) 5 5.5 6
Ta=1 40C Ta=9 5C Ta=2 5C Ta=-45 C
TO BE CHARACTERIZED
96/125
1
ST7LITE0x, ST7LITESx
I/O PORT PIN CHARACTERISTICS (Cont'd) 13.8.2 Output Driving Current www..com Subject to general operating conditions for VDD, fCPU, and TA unless otherwise specified.
Symbol Parameter Output low level voltage for a standard I/O pin when 8 pins are sunk at same time (see Figure 64) VOL
1)
Conditions IIO=+5mA TA85C TA85C IIO=+2mA TA85C TA85C VDD=5V IIO=+20mA, TA85C TA85C IIO=+8mA TA85C TA85C
Min
Max 1.0 1.2 0.4 0.5 1.3 1.5 0.75 0.85
Unit
Output low level voltage for a high sink I/O pin when 4 pins are sunk at same time (see Figure 65) Output high level voltage for an I/O pin when 4 pins are sourced at same time (see Figure 71)
VOH
2)
IIO=-5mA, TA85C VDD-1.5 TA85C VDD-1.6 IIO=-2mA TA85C VDD-0.8 TA85C VDD-1.0 0.5 0.6 0.5 0.6 V
VDD=3.3V
Output low level voltage for a standard I/O pin when 8 pins are sunk at same time VOL 1)3) (see Figure 63) Output low level voltage for a high sink I/O pin when 4 pins are sunk at same time VOH 2)3) Output high level voltage for an I/O pin when 4 pins are sourced at same time Output low level voltage for a standard I/O pin when 8 pins are sunk at same time
IIO=+2mA TA85C TA85C IIO=+8mA TA85C TA85C TA85C VDD-0.8 TA85C VDD-1.0 IIO=+2mA TA85C TA85C IIO=-2mA IIO=+8mA TA85C TA85C IIO=-2mA TA85C VDD-0.9 TA85C VDD-1.0
VOL
1)3)
0.6 0.7 0.6 0.7
Output high level voltage for an I/O pin VOH 2)3) when 4 pins are sourced at same time (see Figure 68)
Notes: 1. The IIO current sunk must always respect the absolute maximum rating specified in Section 13.2.2 and the sum of IIO (I/O ports and control pins) must not exceed IVSS. 2. The IIO current sourced must always respect the absolute maximum rating specified in Section 13.2.2 and the sum of IIO (I/O ports and control pins) must not exceed IVDD. 3. Not tested in production, based on characterization results.
VDD=2.7V
Output low level voltage for a high sink I/O pin when 4 pins are sunk at same time
97/125
1
ST7LITE0x, ST7LITESx
I/O PORT PIN CHARACTERISTICS (Cont'd) Figure 63. Typical VOL at VDD=3.3V (standard) www..com Figure 65. Typical VOL at VDD=5V (high-sink)
2.50
0.70 0.60 VOL at VDD=3.3V
2.00
-45C 0C 25C 90C 130C
Vol (V) at VDD=5V (HS)
0.50 0.40 0.30 0.20 0.10 0.00 0.01 1 lio (mA) 2 3
1.50
1.00
-45 0C 25C 90C 130C
0.50
0.00 6 7 8 9 10 15 lio (mA) 20 25 30 35 40
Figure 64. Typical VOL at VDD=5V (standard)
Figure 66. Typical VOL at VDD=3V (high-sink)
1.20
0.80 0.70 VOL at VDD=5V 0.60 0.50 0.40 0.30 0.20 0.10 0.00 0.01 1 2 lio (mA) 3 4 5 -45C 0C 25C 90C 130C
1.00 Vol (V) at VDD=3V (HS) 0.80 0.60 0.40 0.20 0.00 6 7 8 9 lio (mA) 10 15 -45 0C 25C 90C 130C
Figure 67. Typical VDD-VOH at VDD=2.4V
1.60 1.40 VDD-VOH at VDD=2.4V 1.20 1.00 0.80 0.60 0.40 0.20 0.00 -0.01 -1 lio (mA) -2 -45C 0C 25C 90C 130C
98/125
1
ST7LITE0x, ST7LITESx
Figure 68. Typical VDD-VOH at VDD=2.7V
www..com
1.20 1.00 2.00 VDD-VOH at VDD=2.7V 0.80 0.60 0.40 0.20 0.00 -0.01 -1 lio(mA) -2 -45C 0C 25C 90C 130C VDD-VOH at VDD=4V -45C 0C 25C 90C 130C 2.50
Figure 70. Typical VDD-VOH at VDD=4V
1.50
1.00
0.50
0.00 -0.01 -1 -2 lio (mA) -3 -4 -5
Figure 69. Typical VDD-VOH at VDD=3V
Figure 71. Typical VDD-VOH at VDD=5V
1.60 1.40 VDD-VOH at VDD=3V 1.20 1.00 0.80 0.60 0.40 0.20 0.00 -0.01 -1 lio (mA) -2 -3 -45C 0C 25C 90C 130C VDD-VOH at VDD=5V
2.00 1.80 1.60 1.40 1.20 1.00 0.80 0.60 0.40 0.20 0.00 -0.01 -1 -2 lio (mA) -3 -4 -5 -45C 0C 25C 90C 130C
TO BE CHARACTERIZED
Figure 72. Typical VOL vs. VDD (standard I/Os)
0.70 0.60 0.50 0.40 0.30 0.20 0.10 0.00 2.4 2.7 VDD (V) 3.3 5 -45 0C 25C 90C 130C
Vol (V) at lio=0.01mA 0.06 0.05 0.04 0.03 0.02 0.01 0.00 2.4 2.7 VDD (V) 3.3 5 -45 0C 25C 90C 130C
Vol (V) at lio=2mA
99/125
1
ST7LITE0x, ST7LITESx
Figure 73. Typical VOL vs. VDD (high-sink I/Os)
www..com
0.70
1.00 VOL vs VDD (HS) at lio=20mA 0.90 0.80 0.70 0.60 0.50 0.40 0.30 0.20 0.10 0.00
2.4 3 VDD (V) 5
VOL vs VDD (HS) at lio=8mA
0.60 0.50 0.40 0.30 0.20 0.10 0.00 -45 0C 25C 90C 130C
-45 0C 25C 90C 130C
2.4
3 VDD (V)
5
Figure 74. Typical VDD-VOH vs. VDD
1.80 1.70 1.60 VDD-VOH at lio=-5mA 1.50 1.40 1.30 1.20 1.10 1.00 0.90 0.80 4 VDD 5 -45C 0C 25C 90C 130C
1.10 VDD-VOH (V) at lio=-2mA 1.00 0.90 0.80 0.70 0.60 0.50 0.40 2.4 2.7 3 VDD (V) 4 5 -45C 0C 25C 90C 130C
100/125
1
ST7LITE0x, ST7LITESx
13.9 CONTROL PIN CHARACTERISTICS 13.9.1 Asynchronous RESET Pin www..com TA = -40C to 105C, unless otherwise specified
Symbol VIL VIH Vhys VOL RON th(RSTL)in tg(RSTL)in Parameter Input low level voltage Input high level voltage Schmitt trigger voltage hysteresis 1) Output low level voltage 2) Pull-up equivalent resistor 3) 1) External reset pulse hold time 4) Filtered glitch duration IIO=+5mA TA85C TA105C IIO=+2mA TA85C TA105C 20 20 200 Conditions Min VSS - 0.3 0.7xVDD 2 0.5 0.2 40 30 1.0 1.2 0.4 0.5 80 Typ Max 0.3xVDD VDD + 0.3 Unit V V
VDD=5V VDD=5V
V
k s s ns
tw(RSTL)out Generated reset pulse duration
Internal reset sources
Notes: 1. Data based on characterization results, not tested in production. 2. The IIO current sunk must always respect the absolute maximum rating specified in section 13.2.2 on page 83 and the sum of IIO (I/O ports and control pins) must not exceed IVSS. 3. The RON pull-up equivalent resistor is based on a resistive transistor. Specified for voltages on RESET pin between VILmax and VDD 4. To guarantee the reset of the device, a minimum pulse has to be applied to the RESET pin. All short pulses applied on RESET pin with a duration below th(RSTL)in can be ignored.
101/125
1
ST7LITE0x, ST7LITESx
CONTROL PIN CHARACTERISTICS (Cont'd) Figure 75. RESET pin protection when LVD is enabled.1)2)3)4) www..com
VDD
ST72XXX
Required
EXTERNAL RESET
0.01F
Optional (note 3)
RON
Filter
INTERNAL RESET
1M
PULSE GENERATOR
WATCHDOG ILLEGAL OPCODE 5) LVD RESET
Figure 76. RESET pin protection when LVD is disabled.1)
VDD
ST72XXX
USER EXTERNAL RESET CIRCUIT 0.01F
RON
Filter
INTERNAL RESET
PULSE GENERATOR
WATCHDOG ILLEGAL OPCODE 5)
Required Note 1: - The reset network protects the device against parasitic resets. - The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdog). - Whatever the reset source is (internal or external), the user must ensure that the level on the RESET pin can go below the VIL max. level specified in section 13.9.1 on page 101. Otherwise the reset will not be taken into account internally. - Because the reset circuit is designed to allow the internal RESET to be output in the RESET pin, the user must ensure that the current sunk on the RESET pin is less than the absolute maximum value specified for IINJ(RESET) in section 13.2.2 on page 83. Note 2: When the LVD is enabled, it is recommended not to connect a pull-up resistor or capacitor. A 10nF pull-down capacitor is required to filter noise on the reset line. Note 3: In case a capacitive power supply is used, it is recommended to connect a 1M pull-down resistor to the RESET pin to discharge any residual voltage induced by the capacitive effect of the power supply (this will add 5A to the power consumption of the MCU). Note 4: Tips when using the LVD: - 1. Check that all recommendations related to ICCCLK and reset circuit have been applied (see caution in Table 1 on page 7 and notes above) - 2. Check that the power supply is properly decoupled (100nF + 10F close to the MCU). Refer to AN1709 and AN2017. If this cannot be done, it is recommended to put a 100nF + 1M pull-down on the RESET pin. - 3. The capacitors connected on the RESET pin and also the power supply are key to avoid any start-up marginality. In most cases, steps 1 and 2 above are sufficient for a robust solution. Otherwise: replace 10nF pull-down on the RESET pin with a 5F to 20F capacitor." Note 5: Please refer to See "Illegal Opcode Reset" on page 79. for more details on illegal opcode reset conditions
102/125
1
ST7LITE0x, ST7LITESx
13.10 COMMUNICATION INTERFACE CHARACTERISTICS 13.10.1 SPI - Serial Peripheral Interface www..com Subject to general operating conditions for VDD, fOSC, and TA unless otherwise specified.
Symbol fSCK = 1/tc(SCK) tr(SCK) tf(SCK) tsu(SS) 1) th(SS)
1) 1)
Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SS, SCK, MOSI, MISO).
Conditions Min fCPU/128 = 0.0625 0 Max fCPU/4 = 2 fCPU/2 = 4 Unit
Parameter Master SPI clock frequency
fCPU=8MHz Slave fCPU=8MHz
MHz
SPI clock rise and fall time SS setup time 4) SS hold time SCK high and low time Data input setup time Data input hold time Data output access time Data output disable time Data output valid time Data output hold time Data output valid time Data output hold time Slave Slave Master Slave Master Slave Master Slave Slave Slave Slave (after enable edge) Master (after enable edge)
see I/O port pin description TCPU + 50 120 100 90 100 100 100 100 0 120 240 120 0 120 0 ns
tw(SCKH) tw(SCKL) 1) tsu(MI) 1) tsu(SI) 1) th(MI) 1) th(SI) 1) ta(SO)
1) 1)
tdis(SO)
tv(SO) 1) th(SO) 1) tv(MO) 1) th(MO)
1)
Figure 77. SPI Slave Timing Diagram with CPHA=0 3)
SS INPUT tsu(SS)
SCK INPUT
tc(SCK)
th(SS)
CPHA=0 CPOL=0 CPHA=0 CPOL=1 ta(SO) tw(SCKH) tw(SCKL) tv(SO) th(SO) tr(SCK) tf(SCK)
LSB OUT
tdis(SO)
see note 2
MISO OUTPUT
see note 2
MSB OUT
BIT6 OUT
tsu(SI)
th(SI)
MOSI INPUT
MSB IN
BIT1 IN
LSB IN
Notes: 1. Data based on design simulation and/or characterisation results, not tested in production. 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration. 3. Measurement points are done at CMOS levels: 0.3xVDD and 0.7xVDD. 4. Depends on fCPU. For example, if fCPU=8MHz, then TCPU = 1/fCPU =125ns and tsu(SS)=175ns
103/125
ST7LITE0x, ST7LITESx
COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)
www..com Figure 78. SPI Slave Timing Diagram with CPHA=11)
SS INPUT tsu(SS)
SCK INPUT
tc(SCK)
th(SS)
CPHA=1 CPOL=0 CPHA=1 CPOL=1 ta(SO) tw(SCKH) tw(SCKL) tv(SO) th(SO) tr(SCK) tf(SCK)
LSB OUT
tdis(SO)
MISO OUTPUT
see note 2
HZ
MSB OUT
BIT6 OUT
see note 2
tsu(SI)
th(SI)
MOSI INPUT
MSB IN
BIT1 IN
LSB IN
Figure 79. SPI Master Timing Diagram 1)
SS INPUT tc(SCK) CPHA = 0 CPOL = 0
SCK INPUT
CPHA = 0 CPOL = 1 CPHA = 1 CPOL = 0 CPHA = 1 CPOL = 1 tw(SCKH) tw(SCKL) tsu(MI) th(MI) tr(SCK) tf(SCK)
MISO INPUT
MSB IN
BIT6 IN
LSB IN
tv(MO)
th(MO)
MOSI OUTPUT
See note 2
MSB OUT
BIT6 OUT
LSB OUT
See note 2
Notes: 1. Measurement points are done at CMOS levels: 0.3xVDD and 0.7xVDD. 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration.
104/125
ST7LITE0x, ST7LITESx
13.11 8-BIT ADC CHARACTERISTICS TA = -40C to 85C, unless otherwise specified
www..com
Symbol fADC VAIN RAIN CADC tSTAB tCONV tSAMPLE tHOLD
Parameter ADC clock frequency Conversion voltage range External input resistor Internal sample and hold capacitor Stabilization time after ADC enable Conversion time (tSAMPLE+tHOLD) Sample capacitor loading time Hold conversion time
Conditions
Min VSS
Typ
Max 4 VDD 10 1)
Unit MHz V k pF s 1/fADC
VDD=5V
3 0 2) 3 4 8
fCPU=8MHz, fADC=4MHz
Notes: 1. Unless otherwise specified, typical data are based on TA=25C and VDD-VSS=5V. They are given only as design guidelines and are not tested. 2. Data based on characterization results, not tested in production. 3. Any added external serial resistor will downgrade the ADC accuracy (especially for resistance greater than 10k). Data based on characterization results, not tested in production. 4. The stabilization time of the AD converter is masked by the first tLOAD. The first conversion after the enable is then always valid.
Figure 80. Typical Application with ADC
VDD VT 0.6V RAIN VAIN
CAIN
AINx VT 0.6V
2k(max)
8-Bit A/D Conversion CADC 3pF
IL 1A
ST7XX
105/125
ST7LITE0x, ST7LITESx
ADC CHARACTERISTICS (Cont'd) Figure 81. RAIN max. vs fADC with CAIN=0pF1) www..com
45 40
Figure 82. Recommended CAIN/RAIN values2)
1000
Cain 10 nF
Max. R AIN (Kohm)
35 30 25 20 15 10 5 0 0 10 30
4 MHz
Max. R AIN (Kohm)
2 MHz 1 MHz
100
Cain 22 nF Cain 47 nF
10
1
0.1
70
0.01
0.1
1
10
CPARASITIC (pF)
fAIN(KHz)
Notes: 1. CPARASITIC represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (3pF). A high CPARASITIC value will downgrade conversion accuracy. To remedy this, fADC should be reduced. 2. This graph shows that depending on the input signal variation (fAIN), CAIN can be increased for stabilization and to allow the use of a larger serial resistor (RAIN). It is valid for all fADC frequencies 4MHz.
13.11.1 General PCB Design Guidelines To obtain best results, some general design and layout rules should be followed when designing the application PCB to shield the noise-sensitive, analog physical interface from noise-generating CMOS logic signals. Properly place components and route the signal traces on the PCB to shield the analog inputs. An-
alog signals paths should run over the analog ground plane and be as short as possible. Isolate analog signals from digital signals that may switch while the analog inputs are being sampled by the A/D converter. Do not toggle digital outputs on the same I/O port as the A/D input being converted.
106/125
ST7LITE0x, ST7LITESx
ADC CHARACTERISTICS (Cont'd) ADC Accuracy with VDD=5.0V www..com TA = -40C to 85C, unless otherwise specified
Symbol ET EO EG ED EL ET EO EG ED EL Parameter Total unadjusted error Offset error 2) Gain Error
2) 2)
Conditions
Typ 1
Max -0.5 / +1
Unit
fCPU=4MHz, fADC=2MHz ,VDD=5.0V
1 11) 11) 2 -0.5 / 3.5
LSB
Differential linearity error 2) Integral linearity error 2) Total unadjusted error 2) Offset error 2) Gain Error 2) fCPU=8MHz, fADC=4MHz ,VDD=5.0V Differential linearity error 2) Integral linearity error 2)
-2 / 0 11) 11)
LSB
Notes:
1. Data based on characterization results over the whole temperature range, monitored in production. 2. Injecting negative current on any of the analog input pins significantly reduces the accuracy of any conversion being performed on any analog input. Analog pins can be protected against negative injection by adding a Schottky diode (pin to ground). Injecting negative current on digital input pins degrades ADC accuracy especially if performed on a pin close to the analog input pins. Any positive injection current within the limits specified for IINJ(PIN) and IINJ(PIN) in Section 13.8 does not affect the ADC accuracy.
-
107/125
ST7LITE0x, ST7LITESx
ADC CHARACTERISTICS (Cont'd) Figure 83. ADC Accuracy Characteristics with Amplifier disabled www..com
Digital Result ADCDR
255 254 253
EG
1LSB
IDEAL
V -V DDA SSA = ---------------------------------------256 (2) ET
(1) Example of an actual transfer curve (2) The ideal transfer curve (3) End point correlation line
ET=Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. EO=Offset Error: deviation between the first actual transition and the first ideal one. EG=Gain Error: deviation between the last ideal transition and the last actual one. ED=Differential Linearity Error: maximum deviation between actual steps and the ideal one. EL=Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line.
7 6 5 4 3 2 1
(3) (1)
EO
EL ED 1 LSBIDEAL
0 1 VSSA
Vin (LSBIDEAL)
2
3
4
5
6
7
253 254 255 256 VDDA
Figure 84. ADC Accuracy Characteristics with Amplifier enabled
Digital Result ADCDR
EG
(1) Example of an actual transfer curve (2) The ideal transfer curve (3) End point correlation line
ET=Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. EO=Offset Error: deviation between the first actual transition and the first ideal one. EG=Gain Error: deviation between the last ideal transition and the last actual one. ED=Differential Linearity Error: maximum deviation between actual steps and the ideal one. EL=Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line. n=Amplifier Offset
(2) ET n+7 n+6 n+5 n+4 n+3 n+2 n+1 0 VSS 1 2 3 4 1 LSBIDEAL EO EL ED (3) (1)
Vin (LSBIDEAL)
5
6
7
100 101 102 103 250 mV
Note: When the AMPSEL bit in the ADCDRL register is set, it is mandatory that fADC be less than or equal to 2 MHz. (if fCPU=8MHz. then SPEED=0, SLOW=1).
108/125
ST7LITE0x, ST7LITESx
ADC CHARACTERISTICS (Cont'd)
www..com
Vout (ADC input) Vmax
Vmin 0V
Noise Vin (OPAMP input)
0V
250mV
Symbol VDD(AMP) VIN VOFFSET VSTEP Linearity Gain factor Vmax Vmin
Parameter Amplifier operating voltage Amplifier input voltage Amplifier offset voltage Step size for Output Voltage Response monotonicity3)
Conditions VDD=5V
Min 4.5 0
Typ
Max 5.5 250
Unit V mV mV mV
200 5 Linear 71) VINmax = 250mV, VDD=5V 8 2.2 200 91) 2.4
Amplified Analog input Gain2) Output Linearity Max Voltage Output Linearity Min Voltage
V mV
Notes: 1. Data based on characterization results over the whole temperature range, not tested in production. 2. For precise conversion results it is recommended to calibrate the amplifier at the following two points: - offset at VINmin = 0V - gain at full scale (for example VIN=250mV) 3. Monotonicity guaranteed if VIN increases or decreases in steps of min. 5mV.
109/125
ST7LITE0x, ST7LITESx
14 PACKAGE CHARACTERISTICS
In order to meet environmental requirements, ST www..com offers these devices in ECOPACK(R) packages. These packages have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard 14.1 PACKAGE MECHANICAL DATA Figure 85. 16-Pin Plastic Dual In-Line Package, 300-mil Width
mm Min Typ Max Min inches1) Typ Max
JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.
Dim.
E
A
A2 A1 A
5.33 0.38 2.92 0.36 1.14 0.76 0.20 0.13 2.54 7.62 6.10 2.92 7.87 6.35 3.30 3.30 0.46 1.52 0.99 0.25 0.015
0.210
A1 A2 b
c E1
4.95 0.115 0.130 0.195 0.56 0.014 0.018 0.022 1.78 0.045 0.060 0.070 1.14 0.030 0.039 0.045 0.36 0.008 0.010 0.014 0.005 0.100 8.26 0.300 0.310 0.325 7.11 0.240 0.250 0.280 3.81 0.115 0.130 0.150 10.92 0.430
L
b2 b3 c D D1 e E E1 L eB
b2 D1 b3
b e
eB
D
18.67 19.18 19.69 0.735 0.755 0.775
Number of Pins
16 N Note 1. Values in inches are converted from mm and rounded to 3 decimal digits.
110/125
ST7LITE0x, ST7LITESx
Figure 86. 16-Pin Plastic Small Outline Package, 150-mil Width
www..com
L 45x A A1 B A H D A1 C A1 B C D E e 16 9 E 1 8 N
0016020
Dim.
mm Min Typ Max Min
inches Typ Max
1.35 0.10 0.33 0.19 9.80 3.80 1.27 5.80 0 0.40
1.75 0.053 0.25 0.004 0.51 0.013 0.25 0.007 10.00 0.386 4.00 0.150 0.050 6.20 0.228 8 0 1.27 0.016
Number of Pins
0.069 0.010 0.020 0.010 0.394 0.157 0.244 8 0.050
e
H L
16
111/125
ST7LITE0x, ST7LITESx
14.2 THERMAL CHARACTERISTICS
www..com
Symbol RthJA TJmax PDmax Notes: (junction to ambient)
Ratings Package thermal resistance Maximum junction temperature 1) Power dissipation
2)
Value SO16 DIP16 95 TBD 150 500
Unit C/W C mW
1. The maximum chip-junction temperature is based on technology characteristics. 2. The maximum power dissipation is obtained from the formula PD = (TJ -TA) / RthJA. The power dissipation of an application can be defined by the user with the formula: PD=PINT+PPORT where PINT is the chip internal power (IDDxVDD) and PPORT is the port power dissipation depending on the ports used in the application.
112/125
ST7LITE0x, ST7LITESx
14.3 SOLDERING INFORMATION In accordance with the RoHS European directive, www..com all STMicroelectronics packages will be converted in 2005 to lead-free technology, named ECOPACKTM (for a detailed roadmap, please refer to PCN CRP/04/744 "Lead-free Conversion Program - Compliance with RoHS", issued November 18th, 2004). TM ECOPACK packages are qualified according to the JEDEC STD-020C compliant soldering profile. Detailed information on the STMicroelectronics ECOPACKTM transition program is available on www.st.com/stonline/leadfree/, with specific technical Application notes covering the main technical aspects related to lead-free conversion (AN2033, AN2034, AN2035, AN2036). Backward and forward compatibility: The main difference between Pb and Pb-free soldering process is the temperature range. - ECOPACKTM TQFP, SDIP and SO packages are fully compatible with Lead (Pb) containing soldering process (see application note AN2034) - TQFP, SDIP and SO Pb-packages are compatible with Lead-free soldering process, nevertheless it's the customer's duty to verify that the Pbpackages maximum temperature (mentioned on the Inner box label) is compatible with their Leadfree soldering temperature.
Table 20. Soldering Compatibility (wave and reflow soldering process)
Package SDIP & PDIP QFN TQFP and SO Plating material devices Sn (pure Tin) Sn (pure Tin) NiPdAu (Nickel-palladium-Gold) Pb solder paste Yes Yes Yes Pb-free solder paste Yes * Yes * Yes *
* Assemblers must verify that the Pb-package maximum temperature (mentioned on the Inner box label) is compatible with their Lead-free soldering process.
113/125
ST7LITE0x, ST7LITESx
15 DEVICE CONFIGURATION AND ORDERING INFORMATION
Each www..com production in user prodevice is available for grammable versions (FLASH) as well as in factory coded versions (FASTROM). ST7PLITE0x and ST7PLITES2/S5 devices are Factory Advanced Service Technique ROM (FASTROM) versions: they are factory-programmed XFlash devices. ST7FLITE0x and ST7FLITES2/S5 XFlash devices are shipped to customers with a default program memory content (FFh). The OSC option bit is programmed to 0 by default. 15.1 OPTION BYTES The two option bytes allow the hardware configuration of the microcontroller to be selected. The option bytes can be accessed only in programming mode (for example using a standard ST7 programming tool). OPTION BYTE 0 Bits 7:4 = Reserved, must always be 1. Bits 3:2 = SEC[1:0] Sector 0 size definition These option bits indicate the size of sector 0 according to the following table.
Sector 0 Size 0.5k 1k 1.5k
1)
The FASTROM factory coded parts contain the code supplied by the customer. This implies that FLASH devices have to be configured by the customer using the Option Bytes while the FASTROM devices are factory-configured.
Bit 1 = FMP_R Read-out protection Readout protection, when selected provides a protection against program memory content extraction and against write access to Flash memory. Erasing the option bytes when the FMP_R option is selected will cause the whole memory to be erased first, and the device can be reprogrammed. Refer to Section 4.5 and the ST7 Flash Programming Reference Manual for more details. 0: Read-out protection off 1: Read-out protection on Bit 0 = FMP_W FLASH write protection This option indicates if the FLASH program memory is write protected. Warning: When this option is selected, the program memory (and the option bit itself) can never be erased or programmed again. 0: Write protection off 1: Write protection on
SEC1 0 0 1
SEC0 0 1 x
Note 1: Configuration available for ST7LITE0x devices only.
114/125
ST7LITE0x, ST7LITESx
OPTION BYTES (Cont'd) OPTION BYTE 1 www..com Bit 7 = PLLx4x8 PLL Factor selection. 0: PLLx4 1: PLLx8 Bit 6 = PLLOFF PLL disabled 0: PLL enabled 1: PLL disabled (by-passed) Bit 5 = Reserved, must always be 1. Table 21. List of valid option combinations
VDD range Operating conditions Clock Source Internal RC 1% 2.4V - 3.3V External clock PLL off x4 x8 off x4 x8 off x4 x8 off x4 x8 Typ fCPU 0.7MHz @3V 2.8MHz @3V 0-4MHz 4MHz 1MHz @5V 8MHz @5V 0-8MHz 8 MHz OSC 0 0 1 1 0 0 1 1 Option Bits PLLOFF PLLx4x8 1 1 0 0 1 1 0 0 1 1 0 1 1 1 0 1
Bit 4 = OSC RC Oscillator selection 0: RC oscillator on 1: RC oscillator off Note: If the RC oscillator is selected, then to improve clock stability and frequency accuracy, it is recommended to place a decoupling capacitor, typically 100nF, between the VDD and VSS pins as close as possible to the ST7 device.
Internal RC 1% 3.3V - 5.5V External clock
Note: see Clock Management Block diagram in Figure 13 Bits 3:2 = LVD[1:0] Low voltage detection selection These option bits enable the LVD block with a selected threshold as shown in Table 22. Table 22. LVD Threshold Configuration
Configuration LVD Off Highest Voltage Threshold (4.1V) Medium Voltage Threshold (3.5V) Lowest Voltage Threshold (2.8V) OPTION BYTE 0 7 Reserved Default Value 1 1 1 1 0 7 FMP FMP PLL PLL SEC1 SEC0 R W x4x8 OFF 1 1 0 0 1 1 1 LVD1 LVD0 1 1 0 0 1 0 1 0 OPTION BYTE 1 0 WDG WDG OSC LVD1 LVD0 SW HALT 0 1 1 1 1
Bit 1 = WDG SW Hardware or software watchdog This option bit selects the watchdog type. 0: Hardware (watchdog always enabled) 1: Software (watchdog to be enabled by software) Bit 0 = WDG HALT Watchdog Reset on Halt This option bit determines if a RESET is generated when entering HALT mode while the Watchdog is active. 0: No Reset generation when entering Halt mode 1: Reset generation when entering Halt mode
115/125
ST7LITE0x, ST7LITESx
15.2 DEVICE ORDERING INFORMATION AND TRANSFER OF CUSTOMER CODE Customer code is made up of the FASTROM conwww..com tents and the list of the selected options (if any). The FASTROM contents are to be sent on diskette, or by electronic means, with the S19 hexadecimal file generated by the development tool. All unused bytes must be set to FFh. The selected options are communicated to STMicroelectronics using the correctly completed OPTION LIST appended. Table 23. Supported part numbers
Part Number ST7FLITES2Y0B6 ST7FLITES2Y0M6 ST7FLITES5Y0B6 ST7FLITES5Y0M6 ST7PLITES2Y0B6 ST7PLITES2Y0M6 ST7PLITES5Y0B6 ST7PLITES5Y0M6 ST7FLITE02Y0B6 ST7FLITE02Y0M6 ST7FLITE02F0U6TR ST7FLITE05Y0B6 ST7FLITE05Y0M6 ST7FLITE05F0U6TR ST7FLITE09Y0B6 ST7FLITE09Y0M6 ST7FLITE09F0U6TR ST7FLITE09F0U6 ST7PLITE02Y0B6 ST7PLITE02Y0M6 ST7PLITE02F0U6TR ST7PLITE05Y0B6 ST7PLITE05Y0M6 ST7PLITE05F0U6TR ST7PLITE09Y0B6 ST7PLITE09Y0M6 ST7PLITE09F0U6TR 3) 1.5K FASTROM
3) 3)
Refer to application note AN1635 for information on the counter listing returned by ST after code has been transferred. The STMicroelectronics Sales Organization will be pleased to provide detailed information on contractual points.
Program Memory Data EEPROM (Bytes) (Bytes) 1K FLASH 1K FASTROM 1.5K FLASH 128 128 128 128 128 128 128
RAM (Bytes)
ADC -
Temp. Range
Package DIP16
128
yes 1) yes 1) yes yes 2) yes
2) 1)
-40C +85C
SO16 DIP16 SO16 DIP16 SO16 DIP16 SO16 DIP16 SO16 QFN20 DIP16 SO16 QFN20 DIP16 SO16 QFN20 DIP16 SO16 QFN20 DIP16 SO16 QFN20 DIP16 SO16 QFN20
128
-40C +85C
yes 1)
128
yes 2) yes 2) yes 2) yes yes 2) yes 2) yes yes
2) 2)
-40C +85C
yes 2)
128
-40C +85C
yes 2)
2)
yes 2)
ST7PLITE09F0U6 3) 128 yes 2) Notes: 1. Available without operational amplifier 2. Available with operational amplifier 3. Devices with U6TR suffix are conditioned in tape & reel and devices with U6 suffix are conditioned in tray. Contact ST sales office for product availability
116/125
ST7LITE0x, ST7LITESx
ST7LITE0x AND ST7SUPERLITE FASTROM MICROCONTROLLER OPTION LIST (Last update: October 2006) Customer .......................................................................... Address .......................................................................... .......................................................................... Contact .......................................................................... Phone No .......................................................................... Reference/FASTROM Code*: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *FASTROM code name is assigned by STMicroelectronics. FASTROM code must be sent in .S19 format. .Hex extension cannot be processed.
www..com
Device Type/Memory Size/Package (check only one option): --------------------------------- | ----------------------------------------- | ----------------------------------------FASTROM DEVICE: 1.5K 1K --------------------------------- | ----------------------------------------- | ----------------------------------------PDIP16: | [ ] ST7PLITE02Y0B6 | [ ] ST7PLITES2Y0B6 | [ ] ST7PLITE05Y0B6 | [ ] ST7PLITES5Y0B6 | [ ] ST7PLITE09Y0B6 | SO16: | [ ] ST7PLITE02Y0M6 | [ ] ST7PLITES2Y0M6 | [ ] ST7PLITE05Y0M6 | [ ] ST7PLITES5Y0M6 | [ ] ST7PLITE09Y0M6 |
Warning: Addresses 1000h, 1001h, FFDEh and FFDFh are reserved areas for ST to program RCCR0 and RCCR1 (see section 7.1 on page 25).
Conditioning (check only one option): PDIP16 [ ] Tube SO16 [ ] Tape & Reel
[ ] Tube
Special Marking: [ ] No [ ] Yes Authorized characters are letters, digits, '.', '-', '/' and spaces only. Maximum character count: PDIP16 (15 char. max) : _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ SO16 (11 char. max) : _ _ _ _ _ _ _ _ _ _ _ Sector 0 size: Readout Protection: FLASH write Protection: Clock Source Selection: PLL LVD Reset [ ] 0.5K [ ] Disabled [ ] Disabled [ ] Internal RC [ ] Disabled [ ] Disabled [ ] 1K [ ] Enabled [ ] Enabled [ ] External Clock [ ] PLLx4 [ ] PLLx8 [ ] 1.5K (ST7PLITE0x devices only)
[ ] Highest threshold [ ] Medium threshold [ ] Lowest threshold
Watchdog Selection: Watchdog Reset on Halt:
[ ] Software Activation [ ] Disabled
[ ] Hardware Activation [ ] Enabled
Comments : . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Supply Operating Range in the application: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Notes .......................................................................... Date: Signature: .......................................................................... ..........................................................................
Important note: Not all configurations are available. See Table 21 on page 115 for authorized option byte combinations. Please download the latest version of this option list from: http://www.st.com/mcu > downloads > ST7 microcontrollers > Option list
117/125
ST7LITE0x, ST7LITESx
15.3 DEVELOPMENT TOOLS Development tools for the ST7 microcontrollers inwww..com clude a complete range of hardware systems and software tools from STMicroelectronics and thirdparty tool suppliers. The range of tools includes solutions to help you evaluate microcontroller peripherals, develop and debug your application, and program your microcontrollers. 15.3.1 Starter kits ST offers complete, affordable starter kits. Starter kits are complete, affordable hardware/software tool packages that include features and samples to help you quickly start developing your application. 15.3.2 Development and debugging tools Application development for ST7 is supported by fully optimizing C Compilers and the ST7 Assembler-Linker toolchain, which are all seamlessly integrated in the ST7 integrated development environments in order to facilitate the debugging and fine-tuning of your application. The Cosmic C Compiler is available in a free version that outputs up to 16KBytes of code. The range of hardware tools includes full-featured ST7-EMU3 series emulators, cost effective ST7DVP3 series emulators and the low-cost RLink in-circuit debugger/programmer. These tools are supported by the ST7 Toolset from STMicroelectronics, which includes the STVD7 integrated development environment (IDE) with high-level language debugger, editor, project manager and integrated programming interface. 15.3.3 Programming tools During the development cycle, the ST7-DVP3 and ST7-EMU3 series emulators and the RLink provide in-circuit programming capability for programming the Flash microcontroller on your application board. ST also provides a low-cost dedicated in-circuit programmer, the ST7-STICK, as well as ST7 Socket Boards which provide all the sockets required for programming any of the devices in a specific ST7 sub-family on a platform that can be used with any tool with in-circuit programming capability for ST7. For production programming of ST7 devices, ST's third-party tool partners also provide a complete range of gang and automated programming solutions, which are ready to integrate into your production environment. 15.3.4 Order Codes for Development and Programming Tools Table 24 below lists the ordering codes for the ST7LITE0/ST7LITES development and programming tools. For additional ordering codes for spare parts and accessories, refer to the online product selector at www.st.com/mcu.
15.3.5 Order codes for ST7LITE0/ST7LITES development tools Table 24. Development tool order codes for the ST7LITE0/ST7LITES family
MCU Starter kit Emulator Programming Tool
In-circuit ST7FLITE02, DVP Series EMU Series ST Socket Boards ST7FLITE05, Programmer 1) ST7FLITE09, ST7FLITE-SK/RAIS ST7MDT10ST7MDT10ST7-STICK3)4) ST7FLITES2, ST7SB10-SU03) DVP32) STX-RLINK5) EMU3 ST7FLITES5 Notes: 1. USB connection to PC 2. Includes connection kit for DIP16/SO16 only. See "How to order an EMU or DVP" in ST product and tool selection guide for connection kit ordering information 3. Add suffix /EU, /UK or /US for the power supply for your region 4. Parallel port connection to PC 5. RLink with ST7 tool set
118/125
ST7LITE0x, ST7LITESx
15.4 ST7 APPLICATION NOTES Table 25. ST7 Application Notes
www..com
IDENTIFICATION DESCRIPTION APPLICATION EXAMPLES AN1658 SERIAL NUMBERING IMPLEMENTATION AN1720 MANAGING THE READ-OUT PROTECTION IN FLASH MICROCONTROLLERS AN1755 A HIGH RESOLUTION/PRECISION THERMOMETER USING ST7 AND NE555 AN1756 CHOOSING A DALI IMPLEMENTATION STRATEGY WITH ST7DALI A HIGH PRECISION, LOW COST, SINGLE SUPPLY ADC FOR POSITIVE AND NEGATIVE INAN1812 PUT VOLTAGES EXAMPLE DRIVERS AN 969 SCI COMMUNICATION BETWEEN ST7 AND PC AN 970 SPI COMMUNICATION BETWEEN ST7 AND EEPROM AN 971 IC COMMUNICATION BETWEEN ST7 AND M24CXX EEPROM AN 972 ST7 SOFTWARE SPI MASTER COMMUNICATION AN 973 SCI SOFTWARE COMMUNICATION WITH A PC USING ST72251 16-BIT TIMER AN 974 REAL TIME CLOCK WITH ST7 TIMER OUTPUT COMPARE AN 976 DRIVING A BUZZER THROUGH ST7 TIMER PWM FUNCTION AN 979 DRIVING AN ANALOG KEYBOARD WITH THE ST7 ADC AN 980 ST7 KEYPAD DECODING TECHNIQUES, IMPLEMENTING WAKE-UP ON KEYSTROKE AN1017 USING THE ST7 UNIVERSAL SERIAL BUS MICROCONTROLLER AN1041 USING ST7 PWM SIGNAL TO GENERATE ANALOG OUTPUT (SINUSOID) AN1042 ST7 ROUTINE FOR IC SLAVE MODE MANAGEMENT AN1044 MULTIPLE INTERRUPT SOURCES MANAGEMENT FOR ST7 MCUS AN1045 ST7 S/W IMPLEMENTATION OF IC BUS MASTER AN1046 UART EMULATION SOFTWARE AN1047 MANAGING RECEPTION ERRORS WITH THE ST7 SCI PERIPHERALS AN1048 ST7 SOFTWARE LCD DRIVER AN1078 PWM DUTY CYCLE SWITCH IMPLEMENTING TRUE 0% & 100% DUTY CYCLE AN1082 DESCRIPTION OF THE ST72141 MOTOR CONTROL PERIPHERALS REGISTERS AN1083 ST72141 BLDC MOTOR CONTROL SOFTWARE AND FLOWCHART EXAMPLE AN1105 ST7 PCAN PERIPHERAL DRIVER AN1129 PWM MANAGEMENT FOR BLDC MOTOR DRIVES USING THE ST72141 AN INTRODUCTION TO SENSORLESS BRUSHLESS DC MOTOR DRIVE APPLICATIONS AN1130 WITH THE ST72141 AN1148 USING THE ST7263 FOR DESIGNING A USB MOUSE AN1149 HANDLING SUSPEND MODE ON A USB MOUSE AN1180 USING THE ST7263 KIT TO IMPLEMENT A USB GAME PAD AN1276 BLDC MOTOR START ROUTINE FOR THE ST72141 MICROCONTROLLER AN1321 USING THE ST72141 MOTOR CONTROL MCU IN SENSOR MODE AN1325 USING THE ST7 USB LOW-SPEED FIRMWARE V4.X AN1445 EMULATED 16-BIT SLAVE SPI AN1475 DEVELOPING AN ST7265X MASS STORAGE APPLICATION AN1504 STARTING A PWM SIGNAL DIRECTLY AT HIGH LEVEL USING THE ST7 16-BIT TIMER AN1602 16-BIT TIMING OPERATIONS USING ST7262 OR ST7263B ST7 USB MCUS AN1633 DEVICE FIRMWARE UPGRADE (DFU) IMPLEMENTATION IN ST7 NON-USB APPLICATIONS AN1712 GENERATING A HIGH RESOLUTION SINEWAVE USING ST7 PWMART AN1713 SMBUS SLAVE DRIVER FOR ST7 I2C PERIPHERALS AN1753 SOFTWARE UART USING 12-BIT ART
119/125
ST7LITE0x, ST7LITESx
Table 25. ST7 Application Notes
IDENTIFICATION DESCRIPTION www..com AN1947 ST7MC PMAC SINE WAVE MOTOR CONTROL SOFTWARE LIBRARY GENERAL PURPOSE AN1476 LOW COST POWER SUPPLY FOR HOME APPLIANCES AN1526 ST7FLITE0 QUICK REFERENCE NOTE AN1709 EMC DESIGN FOR ST MICROCONTROLLERS AN1752 ST72324 QUICK REFERENCE NOTE PRODUCT EVALUATION AN 910 PERFORMANCE BENCHMARKING AN 990 ST7 BENEFITS VS INDUSTRY STANDARD AN1077 OVERVIEW OF ENHANCED CAN CONTROLLERS FOR ST7 AND ST9 MCUS AN1086 U435 CAN-DO SOLUTIONS FOR CAR MULTIPLEXING AN1103 IMPROVED B-EMF DETECTION FOR LOW SPEED, LOW VOLTAGE WITH ST72141 AN1150 BENCHMARK ST72 VS PC16 AN1151 PERFORMANCE COMPARISON BETWEEN ST72254 & PC16F876 AN1278 LIN (LOCAL INTERCONNECT NETWORK) SOLUTIONS PRODUCT MIGRATION AN1131 MIGRATING APPLICATIONS FROM ST72511/311/214/124 TO ST72521/321/324 AN1322 MIGRATING AN APPLICATION FROM ST7263 REV.B TO ST7263B AN1365 GUIDELINES FOR MIGRATING ST72C254 APPLICATIONS TO ST72F264 AN1604 HOW TO USE ST7MDT1-TRAIN WITH ST72F264 AN2200 GUIDELINES FOR MIGRATING ST7LITE1X APPLICATIONS TO ST7FLITE1XB PRODUCT OPTIMIZATION AN 982 USING ST7 WITH CERAMIC RESONATOR AN1014 HOW TO MINIMIZE THE ST7 POWER CONSUMPTION AN1015 SOFTWARE TECHNIQUES FOR IMPROVING MICROCONTROLLER EMC PERFORMANCE AN1040 MONITORING THE VBUS SIGNAL FOR USB SELF-POWERED DEVICES AN1070 ST7 CHECKSUM SELF-CHECKING CAPABILITY AN1181 ELECTROSTATIC DISCHARGE SENSITIVE MEASUREMENT AN1324 CALIBRATING THE RC OSCILLATOR OF THE ST7FLITE0 MCU USING THE MAINS AN1502 EMULATED DATA EEPROM WITH ST7 HDFLASH MEMORY AN1529 EXTENDING THE CURRENT & VOLTAGE CAPABILITY ON THE ST7265 VDDF SUPPLY ACCURATE TIMEBASE FOR LOW-COST ST7 APPLICATIONS WITH INTERNAL RC OSCILLAAN1530 TOR AN1605 USING AN ACTIVE RC TO WAKEUP THE ST7LITE0 FROM POWER SAVING MODE AN1636 UNDERSTANDING AND MINIMIZING ADC CONVERSION ERRORS AN1828 PIR (PASSIVE INFRARED) DETECTOR USING THE ST7FLITE05/09/SUPERLITE AN1946 SENSORLESS BLDC MOTOR CONTROL AND BEMF SAMPLING METHODS WITH ST7MC AN1953 PFC FOR ST7MC STARTER KIT AN1971 ST7LITE0 MICROCONTROLLED BALLAST PROGRAMMING AND TOOLS AN 978 ST7 VISUAL DEVELOP SOFTWARE KEY DEBUGGING FEATURES AN 983 KEY FEATURES OF THE COSMIC ST7 C-COMPILER PACKAGE AN 985 EXECUTING CODE IN ST7 RAM AN 986 USING THE INDIRECT ADDRESSING MODE WITH ST7 AN 987 ST7 SERIAL TEST CONTROLLER PROGRAMMING AN 988 STARTING WITH ST7 ASSEMBLY TOOL CHAIN AN1039 ST7 MATH UTILITY ROUTINES
120/125
ST7LITE0x, ST7LITESx
Table 25. ST7 Application Notes
IDENTIFICATION DESCRIPTION www..com AN1071 HALF DUPLEX USB-TO-SERIAL BRIDGE USING THE ST72611 USB MICROCONTROLLER AN1106 TRANSLATING ASSEMBLY CODE FROM HC05 TO ST7 PROGRAMMING ST7 FLASH MICROCONTROLLERS IN REMOTE ISP MODE (IN-SITU PROAN1179 GRAMMING) AN1446 USING THE ST72521 EMULATOR TO DEBUG AN ST72324 TARGET APPLICATION AN1477 EMULATED DATA EEPROM WITH XFLASH MEMORY AN1527 DEVELOPING A USB SMARTCARD READER WITH ST7SCR AN1575 ON-BOARD PROGRAMMING METHODS FOR XFLASH AND HDFLASH ST7 MCUS AN1576 IN-APPLICATION PROGRAMMING (IAP) DRIVERS FOR ST7 HDFLASH OR XFLASH MCUS AN1577 DEVICE FIRMWARE UPGRADE (DFU) IMPLEMENTATION FOR ST7 USB APPLICATIONS AN1601 SOFTWARE IMPLEMENTATION FOR ST7DALI-EVAL AN1603 USING THE ST7 USB DEVICE FIRMWARE UPGRADE DEVELOPMENT KIT (DFU-DK) AN1635 ST7 CUSTOMER ROM CODE RELEASE INFORMATION AN1754 DATA LOGGING PROGRAM FOR TESTING ST7 APPLICATIONS VIA ICC AN1796 FIELD UPDATES FOR FLASH BASED ST7 APPLICATIONS USING A PC COMM PORT AN1900 HARDWARE IMPLEMENTATION FOR ST7DALI-EVAL AN1904 ST7MC THREE-PHASE AC INDUCTION MOTOR CONTROL SOFTWARE LIBRARY AN1905 ST7MC THREE-PHASE BLDC MOTOR CONTROL SOFTWARE LIBRARY SYSTEM OPTIMIZATION AN1711 SOFTWARE TECHNIQUES FOR COMPENSATING ST7 ADC ERRORS AN1827 IMPLEMENTATION OF SIGMA-DELTA ADC WITH ST7FLITE05/09 AN2009 PWM MANAGEMENT FOR 3-PHASE BLDC MOTOR DRIVES USING THE ST7FMC AN2030 BACK EMF DETECTION DURING PWM ON TIME BY ST7MC
121/125
ST7LITE0x, ST7LITESx
16 KNOWN LIMITATIONS
www..com 16.1 Execution of BTJX Instruction
Description Executing a BTJx instruction jumps to a random address in the following conditions: the jump goes to a lower address (jump backward) and the test is performed on a data located at the address 00FFh. 16.2 In-Circuit Programming of devices previously programmed with Hardware Watchdog option Description In-Circuit Programming of devices configured with Hardware Watchdog (WDGSW bit in option byte 1 programmed to 0) requires certain precautions (see below). In-Circuit Programming uses ICC mode. In this mode, the Hardware Watchdog is not automatically deactivated as one might expect. As a consequence, internal resets are generated every 2 ms by the watchdog, thus preventing programming. The device factory configuration is Software Watchdog so this issue is not seen with devices that are programmed for the first time. For the same reason, devices programmed by the user with the Software Watchdog option are not impacted. The only devices impacted are those that have previously been programmed with the Hardware Watchdog option. Workaround Devices configured with Hardware Watchdog must be programmed using a specific programming mode that ignores the option byte settings. In this mode, an external clock, normally provided by the programming tool, has to be used. In ST tools, this mode is called "ICP OPTIONS DISABLED". Sockets on ST programming tools (such as ST7MDT10-EPB) are controlled using "ICP OPTIONS DISABLED" mode. Devices can therefore be reprogrammed by plugging them in the ST Programming Board socket, whatever the watchdog configuration. When using third-party tools, please refer the manufacturer's documentation to check how to access specific programming modes. If a tool does not have a mode that ignores the option byte set-
tings, devices programmed with the Hardware watchdog option cannot be reprogrammed using this tool. 16.3 In-Circuit Debugging with Hardware Watchdog In Circuit Debugging is impacted in the same way as In Circuit Programming by the activation of the hardware watchdog in ICC mode. Please refer to Section 16.2. 16.4 Recommendations when LVD is enabled When the LVD is enabled, it is recommended not to connect a pull-up resistor or capacitor. A 10nF pull-down capacitor is required to filter noise on the reset line. 16.5 Clearing Active Interrupt Routine Interrupts Outside
When an active interrupt request occurs at the same time as the related flag or interrupt mask is being cleared, the CC register may be corrupted. Concurrent interrupt context The symptom does not occur when the interrupts are handled normally, i.e. when: - The interrupt request is cleared (flag reset or interrupt mask) within its own interrupt routine - The interrupt request is cleared (flag reset or interrupt mask) within any interrupt routine - The interrupt request is cleared (flag reset or interrupt mask) in any part of the code while this interrupt is disabled If these conditions are not met, the symptom can be avoided by implementing the following sequence: Perform SIM and RIM operation before and after resetting an active interrupt request Ex: SIM reset flag or interrupt mask RIM
122/125
ST7LITE0x, ST7LITESx
17 REVISION HISTORY
Tablewww..com 26. Revision History
Date Revision Description of changes Revision number incremented from 2.5 to 3.0 due to Internal Document Management System change Changed all references of ADCDAT to ADCDR Added EMU3 Emulator Programming Capability in Table 23 Clarification of read-out protection Altered note 1 for section 13.2.3 on page 83 removing references to RESET Alteration of fCPU for SLOW and SLOW-WAIT modes in Section 13.4.1 table and Figure 58 on page 91 Removed sentence relating to an effective change only after overflow for CK[1:0], page 57 Added illegal opcode detection to page 1, section 8.4 on page 33, section 12 on page 75 Clarification of Flash read-out protection, section 4.5.1 on page 15 fPLL value of 1MHz quoted as Typical instead of a Minimum in section 14.3.5.2 on page 92 Updated FSCK in section 13.10.1 on page 103 to FCPU/4 and FCPU/2 section 8.4.4 on page 37: Changed wording in AVDIE and AVDF bit descriptions to "...when the AVDF bit is set" Socket Board development kit details added in Table 24 on page 115 PWM Signal diagram corrected, Figure 35 on page 56 Corrected count of reserved bits between 003Bh to 007Fh, Table 2 on page 11 Inserted note that RCCR0 and RCCR1 are erased if read-only flag is reset, section 7.1 on page 25 Added QFN20 package Modified section 2 on page 6 Changed Read operation paragraph in section 5.3 on page 17 Modified note below Figure 9 on page 18 and modified section 5.5 on page 19 Modified note to section 7.1 on page 25 Added note on illegal opcode reset to section 7.4.1 on page 28 Added note 2 to EICR description on page 32 Modified External Interrupt Function in section 10.2.1 on page 43 Changed text on input capture before section 11.1.4 on page 51 Modified text in section 11.1.5 on page 51 Added important note in section 11.3.3.3 on page 63 Changed note 1 in section 13.2 on page 83 Modified values in section 13.2.2 on page 83 Modified note 2 in section 13.3.4.1 on page 86 and section 13.3.4.2 on page 87 Added note on clock stability and frequency accuracy to section 13.3.4.1 on page 86, section 13.3.4.2 on page 87, section 7.1 on page 25 and to OSC option bit in Section 15.1 on page 115 Changed IS value and note 2 in section 13.8.1 on page 96 Added note in Figure 61 on page 96 Changed Figure 75 on page 102 and removed EMC protection circuitry in Figure 76 on page 102 (device works correctly without these components) Changed section 13.10.1 on page 103 (tsu(SS), tv(MO) and th(MO)) Modified Figure 78 (CPHA=1) and Figure 79 on page 104 (tv(MO) , th(MO)) Added ECOPACK information to section 14 on page 110 Modified Figure 86 on page 111 (A1 and A swapped in the diagram) Modified Table 20 on page 113 Modified section 15.2 on page 116 Updated option list on page 117 Changed section 15.3 on page 118 Removed erratasheet section Added Section 16.4 and section 16.5 on page 122 Revision History continued overleaf ...
27-Oct-04
3
21-July-06
4
123/125
ST7LITE0x, ST7LITESx
www..com Modified text in External Interrupt Function section in section 10.2.1 on page 43
Removed QFN20 pinout and mechanical data.
09-Oct-06
5
Modified Table 23 on page 116 (and QFN20 rows in grey). Added "External Clock Source" on page 92 and Figure 60 on page 92 Modified description of CNTR[11:0] bits in section 11.2.6 on page 57 Updated option list on page 117 Changed section 15.3 on page 118
124/125
ST7LITE0x, ST7LITESx
Notes:
www..com
Please Read Carefully:
Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.
UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.
Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. (c) 2006 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com
125/125


▲Up To Search▲   

 
Price & Availability of 7FLITES2

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X